

Rev.1.03

# General description

The aim of this document is to give a description of Murata's Embedding & wirebondable Silicon Capacitor (EMSC) characteristics for Embedding or Chip On Board (COB) assembly solutions.

The EMS Capacitor targets power supplies decoupling and filtering of active devices. This version is a single 100nF capacitor in 0605 package size.

100nF EMSC Capacitor targets filtering and decoupling in high reliability applications with space constraint. 100nF EMSC Capacitor is using our PICS3-HV process which allows it to operate under 16V at 100°C (10years) EMSC Capacitor is based on Silicon Integrated Passive technology could operate up to 250°C on request.

Assembly: This Capacitor is designed to support wire bond on lead frame applications, as well for embedding inside PCB.

**Pads finishing**: Aluminum. Copper pads for embedding version and Gold pads for wire bonding version, as an optional finishing.

Other capacitance values and other package size are available as a single die or capacitor array, please feel free to contact us

## Key features

- High operating temperature (up to 150 °C)
- Ultra-high stability of capacitance value:
   Temperature 70ppm/K (-55 °C to +150 °C)
  - Voltage <0.1%/Volt</li>
  - Negligible capacitance loss through ageing
- Low profile: 100 µm
- Small size 1.59x1.32mm (0605)

# Key applications

- Any demanding applications, such as medical, aerospace, automotive industrial...
- Supply decoupling / filtering of active device

- Break down voltage : 30V
- Low leakage current < 100pA</li>
- High reliability
- ESD compatibility
- Load Dump
- Compatible with high temperature cycling during manufacturing operations (exceeding 300 °C)
- Applicable for almost embedded and wire bonding application
- High reliability applications
   High volumetric efficiency (i.e.
- capacitance per unit volume)
- Devices with battery operations
- High temperature applications



## Functional diagram

The next figure provides implementation set-up diagram.



Figure 1 Block Diagram

## Electrical performances

| Symbol             | Parameter                            | Conditions                                                           | Min. | Тур. | Max.                                     | Unit              |
|--------------------|--------------------------------------|----------------------------------------------------------------------|------|------|------------------------------------------|-------------------|
| С                  | Capacitance value                    | @25°C                                                                | -    | 100  | -                                        | nF                |
| $\Delta C_P$       | Capacitance tolerance <sup>(1)</sup> | @+25°C                                                               | -15  | -    | +15                                      | %                 |
| T <sub>OP</sub>    | Operating temperature                |                                                                      | -55  | 20   | 150                                      | °C                |
| T <sub>STG</sub>   | Storage temperature (2)              |                                                                      | -70  | -    | 165                                      | °C                |
| ΔCT                | Capacitance temperature variation    | -55 °C to 150 °C                                                     | -    | 70   | -                                        | ppm/K             |
| RV <sub>DC</sub>   | Rated voltage <sup>(3)</sup>         |                                                                      | -    | -    | 16 <sup>(4)</sup><br>14.7 <sup>(5)</sup> | V <sub>DC</sub>   |
| BV                 | Break down voltage                   | @+25°C                                                               | 30   | -    | -                                        | V                 |
| $\Delta C_{RVDC}$  | Capacitance voltage variation        | From 0 V to RV <sub>DC</sub> , @+25°C                                | -    | -    | 0.1                                      | %/V <sub>DC</sub> |
| IR                 | Insulation resistor                  | @25°C,10V, 120s                                                      | -    | 10   | -                                        | GΩ                |
| ESR <sup>(6)</sup> | Equivalent Serial Resistor           | @+25°C, shunt mode                                                   | -    | 0.8  | -                                        | Ω                 |
| ESL <sup>(6)</sup> | Equivalent Serial Inductor           | @+25°C, SRF shunt mode                                               | -    | 500  | -                                        | pН                |
| ESD                | HBM stress (6 & 7)                   | (100pF/1.5kOhms) max +/-8kV<br>Level H3B                             | 8    | -    | -                                        | kV                |
| ESD                | HMM stress <sup>(6 &amp; 7)</sup>    | ANSI/ESD SP5.6-2009<br>(150pF/330Ohms) max +/-8kV<br>Setup A Level 5 | 8    | -    | -                                        | kV                |

Table 1 - Electrical performances

<sup>(1)</sup>: other tolerance available upon request.

<sup>(2)</sup>: without packaging.

- <sup>(3)</sup>: Lifetime is voltage and temperature dependent, please refer to application note 'Lifetime of 3D capacitors'.
- <sup>(4)</sup>: 10 years of intrinsic life time prediction at 100°C continuous operation.
- <sup>(5)</sup>: 10 years of intrinsic life time prediction at 150°C continuous operation.

<sup>(6)</sup>: Measured.

<sup>(7)</sup>: please refer to application note 'ESD Challenge in 3D Murata Integrated Passive technology'.



## **Pinning definition**



|   | Cymbol          |             |  |  |  |
|---|-----------------|-------------|--|--|--|
| 1 | 1 Signal -580 / |             |  |  |  |
| 2 | Signal          | 580 / 445   |  |  |  |
| 3 | Signal          | -580 / -445 |  |  |  |
| 4 | Signal          | 580 / -445  |  |  |  |

Table 2 - Pining description. Reference (0,0) located at the centre of the die

Parts should be glued with non-conductive paste. If conductive glue is used on the backside of the silicon cap, it's strongly recommended to avoid to connect the backside to electrical signal. If backside is connected to electrical signal, this signal will absolutely be the same as pads 3-4.

## Ordering Information for EMSC733.610

Regardless of packaging, Murata Integrated Passive Devices delivers products with AQL level II (0.65).

| Type number      | Package                                      |                    |                                                                      |  |  |  |
|------------------|----------------------------------------------|--------------------|----------------------------------------------------------------------|--|--|--|
| (15NC)           | Packaging                                    | Finishing          | Description                                                          |  |  |  |
| 935123733610-F1A | 6" film frame carrier <sup>(1)</sup>         | Alu <sup>(2)</sup> | EMSC 100nF/0605/BV30 – 4 pads – 1.50 x 1.25 x 0.10 mm <sup>(4)</sup> |  |  |  |
| 935123733610-E1A | 6" Expander Grip ring                        | Alu <sup>(2)</sup> | EMSC 100nF/0605/BV30 – 4 pads – 1.50 x 1.25 x 0.10 mm <sup>(4)</sup> |  |  |  |
| 935123733610-F2A | 8" film frame carrier <sup>(1)</sup>         | Alu <sup>(2)</sup> | EMSC 100nF/0605/BV30 – 4 pads – 1.50 x 1.25 x 0.10 mm <sup>(4)</sup> |  |  |  |
| 935123733610-T3A | 7" T&R<br>(1 000 pieces/reel) <sup>(3)</sup> | Alu <sup>(2)</sup> | EMSC 100nF/0605/BV30 – 4 pads – 1.50 x 1.25 x 0.10 mm <sup>(4)</sup> |  |  |  |

(1) Other Film Frame Carrier are possible on request

(2) Alu (3µm) - AlSiCu
(3) Missing capacitors can reach 0.5%





# Sicap EMSC 0605 100nF BV30







| Product Name              | Die Name  | Description                                           |  |  |  |
|---------------------------|-----------|-------------------------------------------------------|--|--|--|
| EMSC733.610               | EJ0605610 | EMSC 100nF/0605/BV30 – 4 pads – 1.50 x 1.25 x 0.10 mm |  |  |  |
| Table 4 - Die information |           |                                                       |  |  |  |

INNOVATOR IN ELECTRONICS

## Pad Metallization

This Wirebondable and Embedding Silicon Capacitor is delivered as standard with Aluminum finishing ( $3\mu$ m thickness +/- 10%), with 2 pads on each terminal.

Other Metallization, such as ENIG, Copper or Thick Gold are possible on request.

Silicon dies are not sensitive to humidity, please refer to applications notes 'Assembly Notes' section 'Handling precautions and storage'.

## Material regulation

This product is RoHS compliant at the time of publication. For further information about regulation compliancy, please ask your sales representative.

## Package outline



Figure 3 – Layout view

| L (mm)     | W (mm)     | T (mm)     | c (mm) | d (mm) | e (mm) |
|------------|------------|------------|--------|--------|--------|
| 1.50 ±0.02 | 1.25 ±0.02 | 0.10 ±0.01 | 0.15   | 0.35   | 0.35   |

Table 5 - Dimensions and tolerances







## Assembly

EMSC series is compatible with standard wire bonding and embedding technology.

For further information, please see our mounting application note

The attachment techniques recommended by Murata on the customer's substrates are fully detailed in specific documents available on our website. To assure the correct use and proper functioning of Murata capacitors **please download the assembly instructions on** <u>https://www.murata.com/en-us/products/capacitor/siliconcapacitors</u> **and read them carefully.** 



Figure 5 Scan this QR Code to access the Murata Silicon Capacitor web page



INNOVATOR IN ELECTRONICS

# Packaging format

Please refer to application note 'Products Storage Conditions and Shelf Life'.

**Tape and Reel**: Dies are none flipped in the tape cavity (bump down) with die ID located near the driving holes of the tape.



Figure 6 - Reel drawing

| Tape<br>Width | Diameter<br>A     | С    | D  | Hub<br>N | W1  | W2   |
|---------------|-------------------|------|----|----------|-----|------|
| 8             | 178<br>(7 inches) | 13.5 | 21 | 60       | 9.5 | 11.4 |

Table 6 - Reel dimensions (mm)



Figure 7 - Tape drawing

| Cav               | vity dimensio     | าร                | Carrier<br>tape | Carrier tape | Reel     |  |
|-------------------|-------------------|-------------------|-----------------|--------------|----------|--|
| Ao <sup>(*)</sup> | Bo <sup>(*)</sup> | Ko <sup>(*)</sup> | width W0        | pitch P0     | Capacity |  |
|                   |                   |                   |                 |              |          |  |

Table 7 - Tape dimensions (mm)

(\*) A0, B0 and K0 dimensions depends on the Packaging subcontractor.



## Film frame carrier:

With UV curable dicing tape (UV performed)

Good dies are identified using the SINF electronic mapping format. No ink is added on wafer to label other dies.





Figure 8 FF070 Frame with a 6" wafer

Figure 9 FF108 Frame with a 6" wafer

| Frame<br>Reference   | Frame<br>Style | Inside<br>diameter<br>A | Outside<br>diameter<br>B | Width<br>C | Thickness | Pin<br>location<br>E | Pin<br>location<br>F |
|----------------------|----------------|-------------------------|--------------------------|------------|-----------|----------------------|----------------------|
| FF070 <sup>(1)</sup> | DTF-2-6-1      | 7.638"                  | 8.976"                   | 8.346"     | 0.048"    | 2.370"               | 2.5"                 |
| FF108 <sup>(1)</sup> | DTF-2-8-1      | 9.842"                  | 11.653"                  | 10.866"    | 0.048"    | 2.381"               | 2.5"                 |

Table 8 - Frame dimensions (inches)

(1) or equivalent



## Expander grip ring 6" diameter:

With UV curable dicing tape (UV not performed)

Good dies are identified using the SINF electronic mapping format. No ink is added on wafer to label other dies.



Figure 10 - Grip Ring drawing

| Grip Ring Style           | A      | В      | С      | D      | E      | Locator<br>Notch |
|---------------------------|--------|--------|--------|--------|--------|------------------|
| GRP-2620-6 <sup>(1)</sup> | 7.670" | 7.973" | 7.975" | 8.280" | 0.236" | None             |

Table 9 - Frame dimensions (inches)

(1) or equivalent



#### Definitions

#### Data sheet status

Objective specification: This data sheet contains target or goal specifications for product development.

Preliminary specification: This data sheet contains preliminary data; supplementary data may be published later.

Product specification: This data sheet contains final product specifications.

#### Limiting values

Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those given in the Electrical performances sections of this specification is not implied. exposure to limiting values for extended periods may affect device reliability.

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

## Revision history

| Revision | Date       | Description  | Author. |
|----------|------------|--------------|---------|
| 1.03     | 28/03/2019 | Minor update | OGA     |
|          |            |              |         |
|          |            |              |         |

## Disclaimer / Life support applications

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Murata customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Murata for any damages resulting from such improper use or sale.

Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Murata Integrated Passive Solutions S.A. makes no representation that the use of its products in the circuits described herein, or the use of other technical information contained herein, will not infringe upon EMisting or future patent rights. The descriptions contained herein do not imply the granting of licenses to make, use, or sell equipment constructed in accordance therewith. Specifications are subject to change without notice.

www.murata.com

mis@murata.com

