

IFX24401

Low Dropout Voltage Regulator

IFX24401TEV50 IFX24401ELV50

### **Data Sheet**

Rev. 1.02, 2009-12-10

## Standard Power



#### **Low Dropout Voltage Regulator**

IFX24401



#### 1 Overview

#### **Features**

- Output voltage 5 V ±2%
- Ultra low current consumption: 20 μA (typ.)
- 300 mA current capability
- Enable input
- · Very low-drop voltage
- · Short circuit protection
- Overtemperature protection
- Low Dropout Voltage, 250mV (typ.)
- High Input Voltage 45 V
- Temperature Range -40 °C  $\leq T_i \leq$  125 °C
- Green Product (RoHS compliant)

#### **Applications**

- Battery powered devices (e.g. Handheld GPS)
- · Portable Radios
- · HDTV Televisions
- · Game Consoles
- Network Routers



PG-TO252-5



PG-SSOP-14

For automotive and transportation applications, please refer to the Infineon TLE and TLF voltage regulator series.

#### **Functional Description**

The IFX24401 is a monolithic integrated low-drop voltage regulator for load currents up to 300 mA. The output voltage is regulated to  $V_{\rm Q,nom}$  = 5.0 V with an accuracy of  $\pm 2\%$ . A sophisticated design allows stable operation with low ESR ceramic output capacitors down to 470 nF. The device is designed for the harsh environments. Therefore it is protected against overload, short circuit and overtemperature conditions. Due to its ultra low stand-by current consumption of 20  $\mu$ A (typ.) the IFX24401 is ideal for use in battery powered applications. The regulator can be shut down via an Enable input which further reduces the current consumption to 5  $\mu$ A (typ.). An integrated output sink current circuitry keeps the voltage at the Output pin Q below 5.5 V even when reverse currents are applied. Thus connected devices are protected from overvoltage damage.

| Туре          | Package    | Marking  |
|---------------|------------|----------|
| IFX24401TEV50 | PG-TO252-5 | 2440150  |
| IFX24401ELV50 | PG-SSOP-14 | 24401V50 |



**Block Diagram** 

### 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

### 3 Pin Configuration



Figure 2 Pin Configuration PG-TO252-5 (top view)

### 3.1 Pin Definitions and Functions (PG-TO252-5)

| Pin       | Symbol | Function                                                                           |
|-----------|--------|------------------------------------------------------------------------------------|
| 1         | I      | Input                                                                              |
|           |        | Connect ceramic capcitor between I and GND                                         |
| 2         | N.C.   | No Connect                                                                         |
|           |        | May be open or connected to GND                                                    |
| 3         | GND    | Ground                                                                             |
|           |        | Internally connected to heat slug                                                  |
| 4         | EN     | Enable Input                                                                       |
|           |        | Low signal level disables the regulator. Pull-down resistor is integrated.         |
| 5         | Q      | Output                                                                             |
|           |        | Place capacitor between Q pin and GND. Capacitor placement should be close to pin. |
|           |        | Refer to capacitance and ESR requirements in "Functional Range" on Page 6          |
| Heat Slug |        | Heat Slug                                                                          |
|           |        | Connect to board GND and heatsink                                                  |



#### **Pin Configuration**



Figure 3 Pin Configuration PG-SSOP-14 (top view)

### 3.2 Pin Definitions and Functions (PG-SSOP-14)

| Pin       | Symbol | Function                                                                                                                                                     |
|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,2,3,5,7 | N.C.   | No Connect                                                                                                                                                   |
|           |        | May be open or connected to GND                                                                                                                              |
| 4         | GND    | Ground                                                                                                                                                       |
| 6         | EN     | Enable Input                                                                                                                                                 |
|           |        | Low signal level disables the regulator. Pull-down resistor is integrated.                                                                                   |
| 8,10,11,1 | N.C.   | No Connect                                                                                                                                                   |
| 2,14      |        | May be open or connected to GND                                                                                                                              |
| 9         | Q      | Output                                                                                                                                                       |
|           |        | Place capacitor between Q pin and GND. Capacitor placement should be close to pin. Refer to capacitance and ESR requirements in "Functional Range" on Page 6 |
| 13        | I      | Input                                                                                                                                                        |
|           |        | Connect ceramic capcitor between I and GND                                                                                                                   |
| Pad       |        | Exposed Pad                                                                                                                                                  |
|           |        | Connect to board GND and heatsink                                                                                                                            |



**General Product Characteristics** 

#### 4 General Product Characteristics

#### 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm j}$  = -40 °C to 150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter            | Symbol       | Lim  | it Values | Unit     | Test Condition                                  |
|----------------------|--------------|------|-----------|----------|-------------------------------------------------|
|                      |              | Min. | Max.      |          |                                                 |
| Input I              |              |      |           | *        |                                                 |
| Voltage              | $V_{I}$      | -0.3 | 45        | V        | _                                               |
| Current              | $I_{I}$      | -1   | _         | mA       | _                                               |
| Enable EN            | <del>'</del> |      |           | *        | ·                                               |
| Voltage              | $V_{EN}$     | -0.3 | 45        | V        | Observe current limit $I_{\rm EN,max}^{\ \ 2)}$ |
| Current              | $I_{EN}$     | -1   | 1         | mA       | _                                               |
| Output Q             |              |      |           |          |                                                 |
| Voltage              | $V_{Q}$      | -0.3 | 5.5       | V        | _                                               |
| Voltage              | $V_{Q}$      | -0.3 | 6.2       | V        | $t < 10 \text{ s}^{3)}$                         |
| Current              | $I_{Q}$      | -1   | _         | mA       | _                                               |
| Temperature          | 1            | 1    | - 1       | <u>'</u> | 1                                               |
| Junction temperature | $T_{\rm j}$  | -40  | 150       | °C       | _                                               |
| Storage temperature  | $T_{ m stg}$ | -50  | 150       | °C       | _                                               |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

#### 4.2 Functional Range

| Parameter            | Symbol                  | Lim  | it Values | Unit | Remarks    |
|----------------------|-------------------------|------|-----------|------|------------|
|                      |                         | Min. | Max.      |      |            |
| Input voltage        | $V_1$                   | 5.5  | 42        | V    | _          |
| Junction temperature | $T_{i}$                 | -40  | 125       | °C   | _          |
| Output Capacitor     | $C_{Q}$                 | 470  | _         | nF   | 1)         |
|                      | $ESR\left(C_{Q}\right)$ | _    | 10        | Ω    | f = 10 kHz |

<sup>1)</sup> The minimum output capacitance requirement is applicable for a worst case capacitor tolerance of 30%

Note: In the operating range, the functions given in the circuit description are fulfilled.

<sup>2)</sup> External resistor required to keep current below absolute maximum rating when voltages ≥ 5.5 V are applied.

<sup>3)</sup> Exposure to these absolute maximum ratings for extended periods (t > 10 s) may affect device reliability.



#### **General Product Characteristics**

#### 4.3 Thermal Resistance

| Pos.   | Parameter                         | Symbol     | Limit Value |      |      | Unit | Conditions                                            |
|--------|-----------------------------------|------------|-------------|------|------|------|-------------------------------------------------------|
|        |                                   |            | Min.        | Тур. | Max. |      |                                                       |
| IFX244 | 101TEV50 (PG-TO252-5, )           | 1          | '           |      |      | '    | <u>,                                    </u>          |
| 4.3.1  | Junction to Case <sup>1)</sup>    | $R_{thJC}$ | _           | 4    | _    | K/W  | measured to pin 5                                     |
| 4.3.2  | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _           | 115  | _    | K/W  | Footprint only <sup>2)</sup>                          |
| 4.3.3  |                                   |            | _           | 57   | -    | K/W  | 300mm <sup>2</sup> heatsink area on PCB <sup>2)</sup> |
| 4.3.4  |                                   |            | _           | 42   | -    | K/W  | 600mm <sup>2</sup> heatsink area or PCB <sup>2)</sup> |
| IFX244 | 101ELV50 (PG-SSOP-14)             | <u> </u>   |             |      |      |      |                                                       |
| 4.3.5  | Junction to Case <sup>1)</sup>    | $R_{thJC}$ | _           | 7    | _    | K/W  | measured to pin 5                                     |
| 4.3.6  | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _           | 120  | _    | K/W  | Footprint only <sup>2)</sup>                          |
| 4.3.7  |                                   |            | _           | 59   | -    | K/W  | 300mm <sup>2</sup> heatsink area on PCB <sup>2)</sup> |
| 4.3.8  |                                   |            | _           | 49   | -    | K/W  | 600mm <sup>2</sup> heatsink area on PCB <sup>2)</sup> |

<sup>1)</sup> not subject to production test, specified by design

<sup>2)</sup> EIA/JESD 52\_2, FR4,  $80\times80\times1.5$  mm;  $35\mu$  Cu,  $5\mu$  Sn



#### **General Product Characteristics**

Table 1 Electrical Characteristics

 $V_{\rm I}$  = 13.5 V;  $V_{\rm EN}$  = 5 V; -40 °C <  $T_{\rm j}$  < 125 °C (unless otherwise specified)

| Parameter                                       | Symbol                                 | Limit Values |      |      | Unit | <b>Measuring Condition</b>                                                                      |
|-------------------------------------------------|----------------------------------------|--------------|------|------|------|-------------------------------------------------------------------------------------------------|
|                                                 |                                        | Min.         | Тур. | Max. |      |                                                                                                 |
| Output Q                                        |                                        |              |      |      | "    | 1                                                                                               |
| Output voltage                                  | $V_{Q}$                                | 4.9          | 5.0  | 5.1  | V    | $0.1 \text{ mA} < I_{\text{Q}} < 300 \text{ mA}$<br>$6 \text{ V} < V_{\text{I}} < 16 \text{ V}$ |
| Output voltage                                  | $V_{Q}$                                | 4.9          | 5.0  | 5.1  | V    | $0.1 \text{ mA} < I_{\text{Q}} < 100 \text{ mA}$ $6 \text{ V} < V_{\text{I}} < 40 \text{ V}$    |
| Output current limit                            | $I_{Q,LIM}$                            | 320          | _    | _    | mA   | 1)                                                                                              |
| Output current limit                            | $I_{Q,LIM}$                            | _            | _    | 800  | mA   | $V_{\rm Q}$ = 0V                                                                                |
| Current consumption;<br>$I_q = I_1 - I_Q$       | $I_{q}$                                | _            | 20   | 30   | μΑ   | $I_{\rm Q}$ = 0.1 mA;<br>$T_{\rm j}$ = 25 °C                                                    |
| Current consumption;<br>$I_{q} = I_{l} - I_{Q}$ | $I_{q}$                                | _            | _    | 40   | μΑ   | $I_{\rm Q}$ = 0.1 mA;<br>$T_{\rm j}$ $\leq$ 80 °C                                               |
| Quiescent current;<br>Disabled                  | $I_{q}$                                | _            | 5    | 9    | μΑ   | $V_{\rm EN}$ = 0 V;<br>$T_{\rm j}$ < 80 °C                                                      |
| Drop voltage                                    | $V_{dr}$                               | _            | 250  | 500  | mV   | $I_{\rm Q}$ = 200 mA;<br>$V_{\rm dr}$ = $V_{\rm I}$ - $V_{\rm Q}^{(1)}$                         |
| Load regulation                                 | $\Delta V_{Q,lo}$                      | -40          | 15   | 40   | mV   | $I_{\rm Q}$ = 5 mA to 250 mA                                                                    |
| Line regulation                                 | $\Delta V_{Q,li}$                      | -20          | 5    | 20   | mV   | $V_{\rm I}$ = 10V to 32 V;<br>$I_{\rm Q}$ = 5 mA                                                |
| Power supply ripple rejection                   | PSRR                                   | _            | 60   | -    | dB   | $f_{\rm r}$ = 100 Hz;<br>$V_{\rm r}$ = 0.5 Vpp                                                  |
| Temperature output voltage drift                | $\mathrm{d}V_{\mathrm{Q}}/\mathrm{d}T$ | _            | 0.5  | _    | mV/K | _                                                                                               |
| Enable Input EN                                 |                                        |              |      |      | ,    | 1                                                                                               |
| Turn-on Voltage                                 | $V_{ENON}$                             | 3.1          | _    | _    | V    | V <sub>Q</sub> ≥4.9 V                                                                           |
| Turn-off Voltage                                | $V_{ENOFF}$                            | _            | _    | 0.8  | V    | $V_Q \leq 0.3 \text{ V}$                                                                        |
| H-input current                                 | $I_{ENON}$                             | _            | 3    | 4    | μΑ   | V <sub>EN</sub> = 5 V                                                                           |
| L-input current                                 | $I_{ENOFF}$                            | _            | 0.5  | 1    | μΑ   | $V_{\rm EN}$ = 0 V;<br>$T_{\rm i}$ < 80 °C                                                      |

<sup>1)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from the nominal value obtained at  $V_{\rm I}$  = 13.5 V.



### 5 Typical Performance Characteristics

# Current Consumption $I_{\rm q}$ versus Junction Temperature $T_{\rm J}$



## Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm Q}$



# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



# Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{ m J}$





### Dropout Voltage $V_{\mathrm{dr}}$ versus Output Current $I_{\mathrm{Q}}$



#### 



#### 



# Maximum Output Current $I_{\mathrm{Q}}$ versus Input Voltage $V_{\mathrm{I}}$





#### **Region of Stability**



#### Output Voltage $V_{\mathsf{Q}}$ Start-up behavior



### Power Supply Ripple Rejection PSRR versus Frequency f



# Load Regulation $\Delta V_{\mathrm{Q}}$ versus Output Current Change $\Delta I_{\mathrm{Q}}$





### Load Regulation $\Delta V_{\rm Q}$ versus Output Current Change $dI_{\rm Q}$



# Load Regulation $\Delta V_{\rm Q}$ versus Output Current Change $\Delta I_{\rm Q}$



### Line Regulation $\Delta V_{\rm Q}$ versus Input Voltage Changed $V_{\rm I}$



# Line Regulation $\Delta V_{\mathrm{Q}}$ versus Input Voltage Changed $V_{\mathrm{I}}$





### Line Regulation $\Delta V_{\rm Q}$ versus Input Voltage Change $V_{\rm I}$



#### Load Transient Response Peak Voltage $\Delta V_{ m Q}$



#### Load Transient Response Peak Voltage $\Delta V_{ extsf{Q}}$



### Line Transient Response Peak Voltage $\Delta V_{ extsf{Q}}$





### Line Transient Response Peak Voltage $\Delta V_{\mathrm{Q}}$



# Enabled Input Current $I_{\rm EN}$ versus Enabled Input Voltage $V_{\rm EN}$



# Enabled Input Current $I_{\mathrm{EN}}$ versus Input Voltage $V_{\scriptscriptstyle \parallel}$ , EN=Off



# Thermal Resistance Junction-Ambient $R_{\mathrm{THJA}}$ versus Power Dissipation $P_{\vee}$



**Application Information** 

### 6 Application Information



Figure 4 Application Diagram

#### Input, Output

An input capacitor is necessary for damping line influences. A resistor of approx. 1  $\Omega$  in series with  $C_{\rm I}$ , can damp the LC of the input inductivity and the input capacitor.

The IFX24401 requires a ceramic output capacitor of at least 470 nF. In order to damp influences resulting from load current surges it is recommended to add an additional electrolytic capacitor of 4.7  $\mu$ F to 47  $\mu$ F at the output as shown in Figure 4.

Additionally a buffer capacitor  $C_B$  of >  $10\mu F$  should be used for the output to suppress influences from load surges to the voltage levels. This one can either be an aluminum electrolytic capacitor or a tantalum capacitor following the application requirements.

A general recommendation is to keep the drop over the equivalent serial resistor (ESR) together with the discharge of the blocking capacitor below the allowed Headroom of the Application to be supplied (e.g. typ.  $dV_Q = 350 \text{mV}$ ).

Since the regulator output current roughly rises linearly with time the discharge of the capacitor can be calculated as follows:

$$dVC_B = dI_O * dt/C_B$$

The drop across the ESR calculates as:

$$dV_{ESR} = dI*ESR$$

To prevent a reset the following relationship must be fullfilled:

$$dV_C + dV_{ESR} < V_{RH} = 350 \text{mV}$$

Example: Assuming a load current change of  $dI_Q$  = 100mA, a blocking capacitor of  $C_B$  = 22 $\mu$ F and a typical regulator reaction time under normal operating conditions of dt ~ 25 $\mu$ s and for special dynamic load conditions, such as load step from very low base load, a reaction time of dt ~ 75 $\mu$ s.

$$dV_C = dI_O * dt/C_B = 100 \text{mA} * 25 \mu \text{s}/22 \mu \text{F} = 113 \text{mV}$$

So for the ESR we can allow

$$dV_{ESR} = V_{RH2} - dV_{C} = 350 \text{mV} - 113 \text{mV} = 236 \text{mV}$$

The permissible ESR becomes:

$$ESR = dV_{ESR} / dI_{O} = 236 \text{mV} / 100 \text{mA} = 2.36 \text{Ohm}$$



**Package Outlines** 

### 7 Package Outlines



Figure 5 PG-TO252-5



Figure 6 PG-SSOP-14



**Revision History** 

### 8 Revision History

| Revision | Date       | Changes                                                                          |
|----------|------------|----------------------------------------------------------------------------------|
| 1.02     | 2009-12-10 | Corrections to pin assignment                                                    |
| 1.01     | 2009-10-19 | Coverpage changed Overview page: Inserted reference statement to TLE/TLF series. |
| 1.0      | 2009-04-28 | Initial Release                                                                  |

Edition 2009-12-10

Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.