

# TVS Diodes

**Transient Voltage Suppressor Diodes** 

# ESD5V5U5ULC

Ultra-low Capacitance ESD / Transient / Surge Protection Array

ESD5V5U5ULC

# **Data Sheet**

Revision 1.4, 2016-06-27 Final

# Power Management & Multimarket

Edition 2016-06-27
Published by
Infineon Technologies AG
81726 Munich, Germany
© 2016 Infineon Technologies AG
All Rights Reserved.

## **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com)

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



**Ultra-low Capacitance ESD / Transient / Surge Protection Array** 

# 1 Ultra-low Capacitance ESD / Transient / Surge Protection Array

### 1.1 Features

- ESD / Transient protection of high speed data lines exceeding
  - IEC61000-4-2 (ESD): ±25 kV (air / contact)
  - IEC61000-4-4 (EFT): ±2.5 kV / ±50 A (5/50 ns)
  - IEC61000-4-5 (surge): ±6 A (8/20 μs)
- Maximum working voltage: V<sub>RWM</sub> = 5.5 V
- Extremely low capacitance  $C_{\rm L}$  = 0.45 pF I/O to GND (typical)
- Very low dynamic resistance:  $R_{\text{DYN}}$  I/O to GND = 0.2  $\Omega$  (typical)
- Very low reverse clamping voltage:  $V_{\rm CL}$  = 9 V (typical) at  $I_{\rm PP}$  = 16 A
- Protection of  $V_{\mathrm{BUS}}$  with one line freely selectable
- · Pb-free (RoHS compliant) package



## 1.2 Application Examples

- Protection of all I/O and  $V_{\mathrm{BUS}}$  lines in dual USB2.0 ports
- 10/100/1000 Ethernet
- DVI, HDMI, FireWire

## 1.3 Product Description



Figure 1 Pin Configuration and Schematic Diagram

Table 1 Ordering Information

| Туре        | Package | Configuration            | Marking code |
|-------------|---------|--------------------------|--------------|
| ESD5V5U5ULC | SC74    | 5 lines, uni-directional | 20           |



## 2 Characteristics

**Table 2** Maximum Rating at  $T_A = 25$  °C, unless otherwise specified

| Parameter                                 | Symbol    |      | Unit |      |    |
|-------------------------------------------|-----------|------|------|------|----|
|                                           |           | Min. | Тур. | Max. |    |
| ESD contact discharge <sup>1)</sup>       | $V_{ESD}$ | -25  | _    | 25   | kV |
| Peak pulse current $(t_p = 8/20 \mu s)^2$ | $I_{PP}$  | -6   | _    | 6    | Α  |
| Operating temperature range               | $T_{OP}$  | -40  | _    | 125  | °C |
| Storage temperature                       | $T_{stg}$ | -65  | _    | 150  | °C |

<sup>1)</sup>  $V_{\rm ESD}$  according to IEC61000-4-2

Attention: Stresses above the max. values listed here may cause permanent damage to the device.

Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit.

# **2.1** Electrical Characteristics at $T_A = 25$ °C, unless otherwise specified



Figure 2 Definitions of Electrical Characteristics[1]

<sup>2)</sup>  $I_{\rm PP}$  according to IEC61000-4-5



**Table 3 DC Characteristics** at  $T_{\rm A}$  = 25 °C, unless otherwise specified

| Parameter               | Symbol    | Values |      |      | Unit | Note /                            |
|-------------------------|-----------|--------|------|------|------|-----------------------------------|
|                         |           | Min.   | Тур. | Max. |      | Test Condition                    |
| Reverse working voltage | $V_{RWM}$ | _      | _    | 5.5  | V    | I/O to GND                        |
| Reverse current         | $I_{R}$   | -      | <1   | 100  | nA   | $V_{\rm R}$ = 5.5 V, I/O to $GND$ |

**Table 4 RF Characteristics** at  $T_A = 25$  °C, unless otherwise specified

| Parameter                                 | Symbol                      | Values |      |      | Unit | Note /                                           |
|-------------------------------------------|-----------------------------|--------|------|------|------|--------------------------------------------------|
|                                           |                             | Min.   | Тур. | Max. |      | Test Condition                                   |
| Line capacitance                          | $C_{L}$                     | _      | 0.45 | 1    | pF   | $V_{\rm R}$ = 0 V, $f$ = 1 MHz, I/O to GND       |
|                                           |                             | _      | 0.23 | 0.5  | pF   | $V_{\rm R}$ = 0 V, $f$ = 1 MHz, I/O to I/O       |
| Line capacitance                          | $C_{L}$                     | _      | 0.25 | _    | pF   | $V_{\rm R}$ = 0 V,<br>f = 825 MHz,<br>I/O to GND |
|                                           |                             | _      | 0.13 | _    | pF   | $V_{\rm R}$ = 0 V,<br>f = 825 MHz,<br>I/O to I/O |
| Capacitance variation between I/O and GND | $\Delta C_{	ext{i/o-GND}}$  | _      | 0.02 | -    | pF   | $V_{\rm R}$ = 0 V, $f$ = 1 MHz, I/O to GND       |
| Capacitance variation between I/O         | $\Delta C_{\text{i/o-i/o}}$ | _      | 0.01 | -    | pF   | $V_{\rm R}$ = 0 V, $f$ = 1 MHz, I/O to I/O       |



**Table 5 ESD Characteristics** at  $T_A$  = 25 °C, unless otherwise specified

| Parameter                                          | Symbol                       | Values |      |      | Unit | Note /                                                         |
|----------------------------------------------------|------------------------------|--------|------|------|------|----------------------------------------------------------------|
|                                                    |                              | Min.   | Тур. | Max. |      | Test Condition                                                 |
| Reverse clamping voltage <sup>1)</sup>             | $V_{CL}$                     | _      | 9    | -    | V    | $I_{\rm PP}$ = 1 A, $t_{\rm p}$ = 8/20 $\mu$ s, I/O pin to GND |
|                                                    |                              | _      | 12   | -    | V    | $I_{\rm PP}$ = 3 A, $t_{\rm p}$ = 8/20 µs, I/O pin to GND      |
| Reverse clamping voltage <sup>2)</sup> [2]         | $V_{CL}$                     | _      | 8.9  | _    | V    | $I_{PP}$ = 16 A,<br>$t_{p}$ = 100 ns,<br>I/O pin to GND        |
|                                                    |                              | _      | 11.5 | _    | V    | $I_{PP}$ = 30 A,<br>$t_{p}$ = 100 ns,<br>I/O pin to GND        |
| Forward clamping voltage <sup>1)</sup>             | $V_{\sf FC}$                 | _      | 1.75 | -    | V    | $I_{\rm PP}$ = 1 A, $t_{\rm p}$ = 8/20 µs,<br>GND pin to I/O   |
|                                                    |                              | _      | 2.5  | -    | V    | $I_{\rm PP}$ = 3 A, $t_{\rm p}$ = 8/20 µs,<br>GND pin to I/O   |
| Forward clamping voltage <sup>2)</sup> [2]         | $V_{\sf FC}$                 | _      | 5.4  | _    | V    | $I_{PP}$ = 16 A,<br>$t_{p}$ = 100 ns,<br>GND pin to I/O        |
|                                                    |                              | _      | 9.2  | -    | V    | $I_{PP}$ = 30 A,<br>$t_{p}$ = 100 ns,<br>GND pin to I/O        |
| Dynamic resistance I/O to GND <sup>2)</sup> [2]    | R <sub>DYN, I/O</sub> to GND | _      | 0.2  | -    | Ω    |                                                                |
| Dynamic resistance<br>GND to I/O <sup>2)</sup> [2] | R <sub>DYN,</sub> GND to I/O | _      | 0.3  | _    | Ω    |                                                                |

<sup>1)</sup>  $I_{\rm PP}$  according to IEC61000-4-5

<sup>2)</sup> Please refer to Application Note AN210[2]. TLP parameter:  $Z_0$  = 50  $\Omega$ ,  $t_p$  = 100ns,  $t_r$  = 300ps, averaging window:  $t_1$  = 30 ns to  $t_2$  = 60 ns, extraction of dynamic resistance using least squares fit of TLP charactertistic between  $I_{PP1}$  = 10 A and  $I_{PP2}$  = 40 A.



# **2.2 Typical Characteristics** at $T_A$ = 25 °C, unless otherwise specified



Figure 3 Line capacitance  $C_L = f(V_R)$  at f = 825 MHz



Figure 4 Line capacitance  $C_L = f(f)$ ,  $V_R = 0 \text{ V}$ 





Figure 5 Insertion loss  $I_L = f(f)$ ,  $V_R = 0 \text{ V}$ 



Figure 6 Forward characteristic,  $I_F = f(V_F)$ , current forced





Figure 7 Reverse current  $I_R = f(T_A)$ ,  $V_R = 5.5 \text{ V (typical)}$ 



Figure 8 Reverse characteristic,  $I_R = (V_R)$ , voltage forced





Figure 9 TLP characteristic I/O to GND Note: [2]



Figure 10 TLP characteristic GND to I/O Note: [2]

Note: TLP parameter:  $Z_0 = 50~\Omega$ ,  $t_p = 100~\rm ns$ ,  $t_r = 300~\rm ps$ , averaging window:  $t_1 = 30~\rm ns$  to  $t_2 = 60~\rm ns$ , extraction of dynamic resistance using least squares fit of TLP charactertistic between  $I_{PP1} = 10~\rm A$  and  $I_{PP2} = 40~\rm A$ . The equivalent stress level  $V_{IEC}$  according IEC 61000-4-2 ( $R = 330~\Omega$ ,  $C = 150~\rm pF$ ) is calculated at the broad peak of the IEC waveform at  $t = 30~\rm ns$  with 2 A / kV



### **Application Information**

# 3 Application Information



Figure 11 Ethernet



Figure 12 USB2.0



**Ordering Information Scheme (Examples)** 

# 4 Ordering Information Scheme (Examples)



Figure 13 Ordering information scheme



**Package Information** 

# 5 Package Information

# 5.1 PG-SC74 (mm)



Figure 14 PG-SC74: Package overview



Figure 15 PG-SC74: Footprint



Figure 16 PG-SC74: Packing



Figure 17 PG-SC74: Marking (example)



References

# References

- [1] On-chip ESD protection for integrated circuits, Albert Z. H. Wang, ISBN:0-7923-7647-1
- [2] Infineon Technologie AG **Application Note AN210**: Effective ESD Protection Design at System Level Using VF-TLP Characterization Methodology



| Revision Histo                                                | Revision History: Rev. 1.3, 2015-07-16 |  |  |  |  |
|---------------------------------------------------------------|----------------------------------------|--|--|--|--|
| Page or Item Subjects (major changes since previous revision) |                                        |  |  |  |  |
| Revision 1.4, 2                                               | 016-06-27                              |  |  |  |  |
| 4                                                             | Correction of typing error             |  |  |  |  |
|                                                               |                                        |  |  |  |  |
|                                                               |                                        |  |  |  |  |
|                                                               |                                        |  |  |  |  |
|                                                               |                                        |  |  |  |  |

#### Trademarks of Infineon Technologies AG

AURIXTM, BlueMoonTM, COMNEONTM, C166TM, CROSSAVETM, CanPAKTM, CIPOSTM, CoolMOSTM, CoolSETTM, CORECONTROLTM, DAVETM, EasyPIMTM, EconoBRIDGETM, EconoDUALTM, EconoPACKTM, EconoPIMTM, EiceDRIVERTM, EUPECTM, FCOSTM, HITFETTM, HybridPACKTM, ISOFACETM, I2RFTM, IsoPACKTM, MIPAQTM, ModSTACKTM, my-dTM, NovalithICTM, OmniTuneTM, OptiMOSTM, ORIGATM, PROFETTM, PRO-SILTM, PRIMARIONTM, PrimePACKTM, RASICTM, ReverSaveTM, SatRICTM, SIEGETTM, SINDRIONTM, SMARTITM, SmartLEWISTM, TEMPFETTM, thinQ!TM, TriCoreTM, TRENCHSTOPTM, X-GOLDTM, XMMTM, X-PMUTM, XPOSYSTM.

#### **Other Trademarks**

Advance Design System™ (ADS) of Agilent Technologies, AMBA™, ARM™, MULTI-ICE™, PRIMECELL™, REALVIEW™, THUMB™ of ARM Limited, UK. AUTOSAR™ is licensed by AUTOSAR development partnership. Bluetooth™ of Bluetooth SIG Inc. CAT-iq™ of DECT Forum. COLOSSUS™, FirstGPS™ of Trimble Navigation Ltd. EMV™ of EMVCo, LLC (Visa Holdings Inc.). EPCOS™ of Epcos AG. FLEXGO™ of Microsoft Corporation. FlexRay™ is licensed by FlexRay Consortium. HYPERTERMINAL™ of Hilgraeve Incorporated. IEC™ of Commission Electrotechnique Internationale. IrDA™ of Infrared Data Association Corporation. ISO™ of INTERNATIONAL ORGANIZATION FOR STANDARDIZATION. MATLAB™ of MathWorks, Inc. MAXIM™ of Maxim Integrated Products, Inc. MICROTEC™, NUCLEUS™ of Mentor Graphics Corporation. Mifare™ of NXP. MIPI™ of MIPI Alliance, Inc. MIPS™ of MIPS Technologies, Inc., USA. muRata™ of MURATA MANUFACTURING CO., MICROWAVE OFFICE™ (MWO) of Applied Wave Research Inc., OmniVision™ of OmniVision Technologies, Inc. Openwave™ Openwave Systems Inc. RED HAT™ Red Hat, Inc. RFMD™ RF Micro Devices, Inc. SIRIUS™ of Sirius Sattelite Radio Inc. SOLARIS™ of Sun Microsystems, Inc. SPANSION™ of Spansion LLC Ltd. Symbian™ of Symbian Software Limited. TAIYO YUDEN™ of Taiyo Yuden Co. TEAKLITE™ of CEVA, Inc. TEKTRONIX™ of Tektronix Inc. TOKO™ of TOKO KABUSHIKI KAISHA TA. UNIX™ of X/Open Company Limited. VERILOG™, PALLADIUM™ of Cadence Design Systems, Inc. VLYNQ™ of Texas Instruments Incorporated. VXWORKS™, WIND RIVER™ of WIND RIVER SYSTEMS, INC. ZETEX™ of Diodes Zetex Limited.

Last Trademarks Update 2010-06-09

www.infineon.com

Published by Infineon Technologies AG