

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## **BUK1M200-50SGTD**

# Quad channel logic level TOPFET Rev. 01 — 31 March 2003

**Product data** 

### **Product profile**

### 1.1 Description

Quad temperature and overload protected power switch based on TOPFET™ Trench technology in a 20-pin surface mount plastic package.

Product availability:

BUK1M200-50SGTD in SOT163-1 (SO20).

#### 1.2 Features

- Power TrenchMOS™
- Overtemperature protection
- Overload protection
- Input-source voltage resets latched protection circuitry.
- Control of output stage and supply of Low operating input current permits overload protection circuits derived from input
- 5V logic compatible
- Current trip protection
- ESD protection for all pins
- Overvoltage clamping for turn off of inductive loads
  - direct drive by micro-controller.

### 1.3 Applications

- Low-side driver
- Pulse Width Modulation
- DC switching
- General purpose switch for driving lamps, motors, solenoids and heaters.

#### 1.4 Quick reference data

Table 1: **Quick reference data** 

| Symbol            | Parameter                        |     | Min | Max | Unit  |
|-------------------|----------------------------------|-----|-----|-----|-------|
| R <sub>DSon</sub> | drain-source on-state resistance |     | -   | 200 | m $Ω$ |
| I <sub>D</sub>    | drain current                    |     | -   | 2.7 | Α     |
| P <sub>tot</sub>  | total power dissipation          | [1] | -   | 9.4 | W     |
| Tj                | junction temperature             |     | -   | 150 | °C    |
| V <sub>DS</sub>   | drain-source voltage             |     | -   | 50  | V     |

<sup>[1]</sup> All devices active.





### 2. Pinning information



### 2.1 Pin description

Table 2: Pin description

| Symbol     | Pin           | Description   |
|------------|---------------|---------------|
| n.c.       | 1, 11, 10, 20 | not connected |
| D1         | 2,19          | drain 1       |
| <b>I</b> 1 | 3             | input 1       |
| D2         | 4,17          | drain 2       |
| 12         | 5             | input 2       |
| D3         | 6,15          | drain 3       |
| 13         | 7             | input 3       |
| D4         | 8, 13         | drain 4       |
| 14         | 9             | input 4       |
| S4         | 12            | source 4      |
| S3         | 14            | source 3      |
| S2         | 16            | source 2      |
| S1         | 18            | source 1      |

### 3. Block diagram



### 4. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol                | Parameter                                   | Conditions                                                       |        | Min | Max  | Unit |
|-----------------------|---------------------------------------------|------------------------------------------------------------------|--------|-----|------|------|
| $V_{DS}$              | drain-source voltage                        |                                                                  | [1]    | -   | 50   | V    |
| I <sub>D</sub>        | drain current                               | T <sub>sp</sub> = 25 °C; Figure 5                                | [2][3] | -   | 2.7  | Α    |
| I <sub>I</sub>        | input current                               | clamping                                                         |        | -   | 3    | mΑ   |
| I <sub>IMS</sub>      | non-repetitive peak input current           | t <sub>p</sub> ≤ 1 ms                                            |        | -   | 10   | mΑ   |
| P <sub>tot</sub>      | total power dissipation                     | T <sub>sp</sub> = 25 °C; Figure 4                                | [4]    | -   | 9.4  | W    |
| T <sub>stg</sub>      | storage temperature                         |                                                                  |        | -55 | +150 | °C   |
| Tj                    | junction temperature                        | normal operation                                                 | [5]    | -   | 150  | °C   |
| Overvolta             | ige clamping <sup>[6]</sup>                 |                                                                  |        |     |      |      |
| E <sub>DS(CL)S</sub>  | non-repetitive drain-source clamping energy | $T_{amb}$ = 25 °C; $I_{DM} \le I_{D(th)(trip)}$ ; inductive load | [3]    | -   | 100  | mJ   |
| E <sub>DS(CL)R</sub>  | repetitive drain-source clamping energy     | $T_{sp} \le 125~^{\circ}C;~I_{DM} = 1~A;~f = 250~Hz$             | [3]    | -   | 5    | mJ   |
| Overload              | protection [7]                              |                                                                  |        |     |      |      |
| V <sub>DS(prot)</sub> | protected drain-source voltage              | $V_{IS} \ge 4 V$                                                 |        | -   | 35   | V    |
| Reverse o             | diode                                       |                                                                  |        |     |      |      |
| I <sub>S</sub>        | source (diode forward) current              | $T_{sp} \le 25  ^{\circ}C;  V_{IS} = 0  V$                       |        | -   | 2    | Α    |
| Electrosta            | atic discharge                              |                                                                  |        |     |      |      |
| V <sub>esd</sub>      | electrostatic discharge voltage             | $C = 250 \text{ pF}; R = 1.5 \text{ k}\Omega$                    |        | -   | 2    | kV   |

<sup>[1]</sup> Prior to the onset of overvoltage clamping. For voltages above this value, safe operation is limited by the overvoltage clamping energy.

<sup>[2]</sup> Refer to overload protection characteristics.in Table 5.

<sup>[3]</sup> For a single active device.

<sup>[4]</sup> For all devices active.

<sup>[5]</sup> Not in an overload condition with drain current limiting.

<sup>[6]</sup> At a drain-source voltage above 50 V the power MOSFET is actively turned on to clamp overvoltage transients.

<sup>[7]</sup> With the protection supply provided via the input pin, the TOPFET is protected from short circuit loads. Overload protection operates by means of drain current trip or by activating the overtemperature protection.



 $P_{der} = \frac{P_{tot}}{P_{tot(25^{\circ}C)}} \times 100\%$ 

Fig 4. Normalized total power dissipation as a function of solder point temperature.



Fig 5. Continuous drain current as a function of solder point temperature.

### 5. Thermal characteristics

**Table 4: Thermal characteristics** 

| Symbol         | Parameter                           | Conditions                   | Min | Тур | Max  | Unit |
|----------------|-------------------------------------|------------------------------|-----|-----|------|------|
| $R_{th(j-sp)}$ | thermal resistance from junction to | mounted on thermo clad board |     |     |      |      |
|                | solder point.                       | one device active            | -   | -   | 45   | K/W  |
|                |                                     | all devices active           | -   | -   | 13.3 | K/W  |

### 6. Static characteristics

**Table 5: Static characteristics** 

Limits are valid for  $-40\,^{\circ}C \le T_{sp} \le +150\,^{\circ}C$  and typical values for  $T_{sp} = 25\,^{\circ}C$  unless otherwise specified.

| Symbol                   | Parameter                            | Conditions                                                                                                                                                                 |     | Min | Тур  | Max | Unit |
|--------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-----|------|
| Off-state                | output characteristics               |                                                                                                                                                                            |     |     |      |     |      |
| V <sub>DS(CL)</sub>      | drain-source clamping voltage        | $V_{IS} = 0 \text{ V}; I_D = 10 \text{ mA}$                                                                                                                                |     | 50  | -    | -   | V    |
|                          |                                      | $\begin{aligned} &V_{\text{IS}} = 0 \text{ V; } I_{\text{D}} = 200 \text{ mA; } t_{\text{p}} \leq 300  \mu\text{s;} \\ &\delta \leq 0.01; \text{ Figure 18} \end{aligned}$ |     | 50  | 62   | 70  | V    |
| I <sub>DSS</sub>         | drain-source leakage current         | $V_{IS} = 0 \ V; \ V_{DS} = 40 \ V$                                                                                                                                        |     | -   | -    | 100 | μΑ   |
|                          |                                      | T <sub>sp</sub> = 25 °C; Figure 19                                                                                                                                         |     | -   | 0.05 | 10  | μΑ   |
| On-state                 | output characteristic                |                                                                                                                                                                            |     |     |      |     |      |
| $R_{DSon}$               | drain-source on-state resistance     | $\begin{split} V_{IS} \geq 4 \ V; \ t_p \leq 300 \ \mu s; \ \delta \leq 0.01; \\ I_D = 100 \ mA \end{split}$                                                               |     | -   | -    | 380 | mΩ   |
|                          |                                      | T <sub>sp</sub> = 25 °C; Figure 8 and 9                                                                                                                                    |     | -   | 150  | 200 | mΩ   |
| Input cha                | racteristics [1]                     |                                                                                                                                                                            |     |     |      |     |      |
| $V_{IS(th)}$             | input-source threshold voltage       | $V_{DS} = 5 \text{ V}; I_{D} = 1 \text{ mA}$                                                                                                                               |     | 0.6 | -    | 2.4 | V    |
|                          |                                      | T <sub>sp</sub> = 25 °C; Figure 13                                                                                                                                         |     | 1.1 | 1.6  | 2.1 | V    |
| I <sub>IS</sub>          | input supply current                 | normal operation                                                                                                                                                           |     |     |      |     |      |
|                          |                                      | V <sub>IS</sub> = 5 V                                                                                                                                                      |     | 100 | 220  | 400 | μΑ   |
|                          |                                      | $V_{IS} = 4 V$                                                                                                                                                             |     | 80  | 195  | 330 | μΑ   |
|                          |                                      | protection latched                                                                                                                                                         |     |     |      |     |      |
|                          |                                      | $V_{IS} = 5 V$                                                                                                                                                             |     | 1.4 | 2    | 2.5 | mA   |
|                          |                                      | V <sub>IS</sub> = 3 V; Figure 14 and 16                                                                                                                                    |     | 0.7 | 1.1  | 1.5 | mA   |
| V <sub>IS(rst)</sub>     | input-source reset voltage           | t <sub>rst</sub> ≥ 100 μs; Figure 17                                                                                                                                       | [2] | 1.5 | 2    | 2.5 | V    |
| t <sub>rst(latch)</sub>  | latch reset time                     |                                                                                                                                                                            | [3] | 10  | 40   | 100 | μs   |
| V <sub>IS(CL)</sub>      | input-source clamping voltage        | I <sub>I</sub> = 1.5 mA; Figure 15                                                                                                                                         |     | 5.5 | -    | 8.5 | V    |
| R <sub>IG</sub>          | input-gate resistance                |                                                                                                                                                                            | [4] | -   | 2.5  | -   | kΩ   |
| Overload                 | protection characteristic [5]        |                                                                                                                                                                            |     |     |      |     |      |
| I <sub>D(th)(trip)</sub> | drain current trip threshold         | $4 \text{ V} \leq \text{V}_{\text{IS}} \leq 5.5 \text{ V}$                                                                                                                 |     |     |      |     |      |
|                          |                                      | T <sub>sp</sub> = 25 C; Figure 11                                                                                                                                          |     | 4   | 6.1  | 8   | Α    |
|                          |                                      | Figure 10                                                                                                                                                                  |     | 3   | 6.1  | 9   | Α    |
| Overtem                  | perature protection characteristic   |                                                                                                                                                                            |     |     |      |     |      |
| T <sub>j(th)</sub>       | threshold junction temperature       | 4 V ≤ V <sub>IS</sub> ≤ 5.5 V; Figure 12                                                                                                                                   |     | 150 | 170  | -   | °C   |
| Source d                 | rain diode characteristic            |                                                                                                                                                                            |     |     |      |     |      |
| $V_{SD}$                 | source-drain (diode forward) voltage | $I_S = 2 \text{ A}; \ V_{IS} = 0 \text{ V}; \ t_p = 300 \ \mu \text{s}$                                                                                                    |     | -   | 0.83 | 1.1 | V    |

<sup>[1]</sup> The supply for the logic and overload protection is taken from the input.

9397 750 10955

© Koninklijke Philips Electronics N.V. 2003. All rights reserved.

<sup>[2]</sup> The input voltage below which the overload protection circuits will be reset.

<sup>[3]</sup> To reset the protection circuitry from the latched state,  $V_{IS}$  is reduced from 5 V to 1 V.

<sup>[4]</sup> Not directly measurable from device terminals.

<sup>[5]</sup> The TOPFET switches off to protect itself when one of the overload thresholds is exceeded. It remains latched off until reset by the input.



$$a = \frac{R_{DSon}}{R_{DSon(25^{\circ}C)}}$$

Fig 6. Normalized drain-source on-state resistance factor as a function of junction temperature.



$$T_j$$
 = 25 °C;  $I_D$  = 100 mA;  $t_p$  = 300  $\mu s$ 

Fig 7. Drain-source on-state resistance as a function of input-source voltage; typical values.



Fig 8. Output characteristics; drain current as a function of drain-source voltage; typical values.



Fig 9. Transfer characteristics; drain current as a function of input-source voltage; typical values.

**Product data** 



 $T_i = 25 \, ^{\circ}C; t_p = 300 \, \mu s$ 

Fig 10. Drain current trip threshold as a function of junction temperature; typical values.



 $T_{j}$  = 25 °C;  $V_{DS}$  = 10 V;  $t_{p}$  = 300  $\mu s$ 

Fig 11. Drain current trip threshold as a function of input-source voltage; typical values.



 $V_{DS} = 5 \text{ V}; V_{IS} = 5 \text{ V}; t_p = 300 \text{ }\mu\text{s}$ 

Fig 12. Overtemperature protection characteristic; threshold junction temperature as a function of input-source voltage; typical values.



 $T_j = 25 \, ^{\circ}\text{C}; \, V_{DS} = 5 \, \text{V}; \, t_p = 300 \, \mu\text{s}$ 

Fig 13. Input-source threshold voltage as a function of junction temperature.



T<sub>i</sub> = 25 °C

- (1) Input-source current; protection latched.
- (2) Input-source current; normal operation.

Fig 14. Input-source current as a function of input-source voltage; typical values.



T<sub>j</sub> = 25 °C

Fig 15. Input clamping characteristic; input current as a function of input-source voltage; typical values.



- (1)  $V_{IS} = 5 V$ ; protection latched
- (2)  $V_{IS} = 3 V$ ; protection latched
- (3)  $V_{IS} = 5 \text{ V}$ ; normal operation
- (4)  $V_{IS} = 4 V$ ; normal operation

Fig 16. Input-source current as a function of junction temperature; typical values.



 $t_r = 100 \ \mu s$ 

Fig 17. Input-source reset voltage as a function of junction temperature; typical values.



Fig 18. Overvoltage clamping characteristic; drain current as a function of drain-source voltage; typical values.



 $V_{DS} = 40 \text{ V}; V_{IS} = 0 \text{ V}$ 

Fig 19. Drain-source leakage current as a function of junction temperature; typical values.

### 7. Dynamic characteristics

Table 6: Switching characteristics

| Symbol             | Parameter           | Conditions                                               | Min | Тур | Max | Unit |
|--------------------|---------------------|----------------------------------------------------------|-----|-----|-----|------|
| Switchin           | g                   |                                                          |     |     |     |      |
| t <sub>d(on)</sub> | turn-on delay time  | $R_L$ = 50 $\Omega$ ; $I_D$ = 250 mA; $V_{IS}$ = 5 $V$ ; | -   | 0.5 | 0.9 | μs   |
| t <sub>r</sub>     | rise time           | T <sub>sp</sub> = 25 °C; Figure 20 and 21                | -   | 0.7 | 1.5 | μs   |
| $t_{d(off)}$       | turn-off delay time |                                                          | -   | 3.2 | 6.5 | μs   |
| t <sub>f</sub>     | fall time           |                                                          | -   | 1.6 | 3.5 | μs   |







Fig 21. Resistive load switching waveforms.

### 8. Package outline

### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE  |        | REFER  | ENCES | EUROPEAN   | ICCUIT DATE                     |  |
|----------|--------|--------|-------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | EIAJ  | PROJECTION | ISSUE DATE                      |  |
| SOT163-1 | 075E04 | MS-013 |       |            | <del>97-05-22</del><br>99-12-27 |  |

Fig 22.

9397 750 10955

© Koninklijke Philips Electronics N.V. 2003. All rights reserved.



### 9. Revision history

### **Table 7: Revision history**

| Rev | Date     | CPCN | Description                   |
|-----|----------|------|-------------------------------|
| 01  | 20030331 | -    | Product data (9397 750 10955) |

#### 10. Data sheet status

| Level | Data sheet status <sup>[1]</sup> | Product status <sup>[2][3]</sup> | Definition                                                                                                                                                                                                                                                                                     |
|-------|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data                   | Development                      | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- Please consult the most recently issued data sheet before initiating or completing a design.
- The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

### 11. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### 12. Disclaimers

Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### 13. Trademarks

TOPFET — is a trademark of Koninklijke Philips Electronics N.V. TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V.

### **Contact information**

For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: sales.addresses@www.semiconductors.philips.com.

9397 750 10955

© Koninklijke Philips Electronics N.V. 2003. All rights reserved.

Fax: +31 40 27 24825

### **Philips Semiconductors**

### **BUK1M200-50SGTD**

**Quad channel logic level TOPFET** 

### **Contents**

| 1   | Product profile            |
|-----|----------------------------|
| 1.1 | Description                |
| 1.2 | Features                   |
| 1.3 | Applications 1             |
| 1.4 | Quick reference data       |
| 2   | Pinning information        |
| 2.1 | Pin description            |
| 3   | Block diagram 3            |
| 4   | Limiting values4           |
| 5   | Thermal characteristics 5  |
| 6   | Static characteristics 6   |
| 7   | Dynamic characteristics 11 |
| 8   | Package outline            |
| 9   | Revision history           |
| 10  | Data sheet status          |
| 11  | Definitions                |
| 12  | Disclaimers 14             |
| 13  | Trademarks                 |

### © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Date of release: 31 March 2003 Document order number: 9397 750 10955

