**Product brief** 

### 1 General description

The MC33772C is a SMARTMOS lithium-ion battery cell controller IC designed for automotive applications, such as hybrid electric (HEV) and electric vehicles (EV) along with industrial applications, such as energy storage systems (ESS) and uninterruptible power supply (UPS) systems.

The device performs ADC conversions of the differential cell voltages and current, as well as battery coulomb counting and battery temperature measurements. The information is transmitted to MCU using one of the microcontroller interfaces: serial peripheral interface (SPI) or isolated daisy chain communication interface [also referred as transformer physical layer (TPL)] which supports both capacitive and inductive isolation between nodes of the IC. The product is AEC-Q100 qualified and operates up to 125 °C ambient temperature.

#### 2 Features

- 5.0 V ≤ V<sub>PWR</sub> ≤ 30 V operation, 40 V transient
- 3 to 6 cells management
- Isolated 2.0 Mbit/s differential communication or 4.0 Mbit/s SPI
- · Addressable on initialization
- Bi-directional transceiver to support up to 63 nodes in daisy chain
- 0.8 mV total voltage measurement error
- Synchronized cell voltage/current measurement with coulomb count
- · Averaging of cell voltage measurements
- · Total stack voltage measurement
- Seven GPIO/temperature sensor inputs
- 5.0 V at 5.0 mA reference supply output
- Automatic over/undervoltage and temperature detection routable to fault pin
- Integrated sleep mode over/undervoltage and temperature monitoring
- · Onboard 300 mA passive cell balancing with diagnostics
- · Hot plug capable
- · Detection of internal and external faults, as open lines, shorts, and leakage
- Designed to support ISO 26262, up to ASIL D safety system
- Fully compatible with the MC33771C and the MC33664
- Qualified in compliance with AEC-Q100



Battery cell controller IC

# 3 Simplified application diagram



### Battery cell controller IC



Battery cell controller IC

# 4 Applications

- Automotive: 12 V and high-voltage battery packs
- E-bikes, e-scooters, drones
- Energy storage systems
- Uninterruptible power supply (UPS)
- · Battery junction box

# 5 Ordering information

#### 5.1 Part numbers definition

# MC33772C $\underline{x}$ $\underline{y}$ $\underline{z}$ AE/R2

Table 1. Part number breakdown

| Code | Option | Description                    |
|------|--------|--------------------------------|
| х    | Т      | x = T (TPL communication type) |
|      | Α      | y = A (Advanced)               |
| у    | С      | y = C (Current)                |
|      | Р      | y = P (Premium)                |
|      | 0      | z = 0 (0 channels)             |
| z    | 1      | z = 1 (3 to 6 channels)        |
|      | 2      | z = 2 (3 to 4 channels)        |
|      | AE     | Package suffix                 |
|      | R2     | Tape and reel indicator        |

Downloaded from **Arrow.com**.

#### 5.2 Part numbers list

This section describes the part numbers available to be purchased along with their differences. Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="http://www.nxp.com">http://www.nxp.com</a>.

Table 2. Advanced orderable part table Package type is 48-pin LQFP-EP

| Orderable part                          | Number of channels | OV/UV | Precision GPIO as temperature channels and OT/UT | Current channel or coulomb count |  |  |
|-----------------------------------------|--------------------|-------|--------------------------------------------------|----------------------------------|--|--|
| TPL differential communication protocol |                    |       |                                                  |                                  |  |  |
| MC33772CTA1AE 3 to 6 Yes Yes No         |                    |       |                                                  |                                  |  |  |
| MC33772CTA2AE                           | 3 to 4             | Yes   | Yes                                              | No                               |  |  |

# Table 3. Premium orderable part table Package type is 48-pin LQFP-EP

| Orderable part                                                          | Number of channels | OV/UV | Precision GPIO as temperature channels and OT/UT | Current channel or coulomb count |  |  |  |
|-------------------------------------------------------------------------|--------------------|-------|--------------------------------------------------|----------------------------------|--|--|--|
| TPL differential communication protocol with current measurement option |                    |       |                                                  |                                  |  |  |  |
| MC33772CTP1AE                                                           | 3 to 6             | Yes   | Yes                                              | Yes                              |  |  |  |
| MC33772CTP2AE                                                           | 3 to 4             | Yes   | Yes                                              | Yes                              |  |  |  |

# Table 4. Current orderable part table Package type is 48-pin LQFP-EP

| Orderable part                          | Number of channels | OV/UV | Precision GPIO as temperature channels and OT/UT | Current channel or coulomb count |  |  |
|-----------------------------------------|--------------------|-------|--------------------------------------------------|----------------------------------|--|--|
| TPL differential communication protocol |                    |       |                                                  |                                  |  |  |
| MC33772CTC0AE 0 No Yes Yes              |                    |       |                                                  |                                  |  |  |
| MC33772CTC1AE                           | 1                  | No    | Yes                                              | Yes                              |  |  |

Note: To order parts in tape and reel, add an R2 suffix to the part number.

Downloaded from Arrow.com.

# 6 Pinning information

### 6.1 Pinout diagram



#### 6.2 Pin definitions

Table 5. Pin definitions

| Pin number | Pin name | Pin function | Definition                                                                                            |
|------------|----------|--------------|-------------------------------------------------------------------------------------------------------|
| 1          | VPWR2    | Input        | Power supply input to the MC33772C                                                                    |
| 2          | VPWR1    | Input        | Power supply input to the MC33772C                                                                    |
| 3          | FAULT    | Output       | Fault output dependent on user defined internal or external faults. If not used, it must be left open |
| 4          | VPRE     | Output       | Pre-regulator voltage. Connect to a 470 nF capacitor                                                  |
| 5          | VCP      | Output       | Charge pump. Decouple with a 10 nF capacitor                                                          |
| 6          | GNDCP    | Ground       | Charge pump capacitor ground                                                                          |
| 7          | CT_6     | Input        | Cell terminal pin 6 input. Terminate to LPF resistor                                                  |
| 8          | CB_6     | Output       | Cell balance driver. Terminate to cell 6 cell balance load resistor                                   |
| 9          | CB_6:5_C | Output       | Cell balance 6:5 common. Terminate to cell 6 and 5 common pin                                         |
| 10         | CB_5     | Output       | Cell balance driver. Terminate to cell 5 cell balance load resistor                                   |
| 11         | CT_5     | Input        | Cell terminal pin 5 input. Terminate to LPF resistor                                                  |
| 12         | CT_4     | Input        | Cell terminal pin 4 input. Terminate to LPF resistor                                                  |
| 13         | CB_4     | Output       | Cell balance driver. Terminate to cell 4 cell balance load resistor                                   |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 5. Pin definitions...continued

|            | 1 definitionscom |              | Profitable and                                                                                                       |
|------------|------------------|--------------|----------------------------------------------------------------------------------------------------------------------|
| Pin number | Pin name         | Pin function | Definition                                                                                                           |
| 14         | CB_4:3_C         | Output       | Cell balance 4:3 common. Terminate to cell 4 and 3 common pin                                                        |
| 15         | CB_3             | Output       | Cell balance driver. Terminate to cell 3 cell balance load resistor                                                  |
| 16         | CT_3             | Input        | Cell terminal pin 3 input. Terminate to LPF resistor                                                                 |
| 17         | CT_2             | Input        | Cell pin 2 input. Terminate to LPF resistor                                                                          |
| 18         | CB_2             | Output       | Cell balance driver. Terminate to cell 2 cell balance load resistor                                                  |
| 19         | CB_2:1_C         | Output       | Cell balance 2:1 common. Terminate to cell 2 and 1 common pin                                                        |
| 20         | CB_1             | Output       | Cell balance driver. Terminate to cell 1 cell balance load resistor                                                  |
| 21         | CT_1             | Input        | Cell pin 1 input. Terminate to LPF resistor                                                                          |
| 22         | CT_REF           | Input        | Cell terminal REF input. Terminate to LPF resistor                                                                   |
| 23         | SPI_COM_EN       | Input        | SPI communication enable input. Wire to VPRE to use SPI communication, else wire to ground to use TPL communication  |
| 24         | RESET            | Input        | RESET is an active high input. RESET has an internal pull down. If not used, it can be shorted to GND                |
| 25         | SDA              | I/O          | I <sup>2</sup> C data                                                                                                |
| 26         | SCL              | I/O          | I <sup>2</sup> C clock                                                                                               |
| 27         | so               | Output       | SPI serial output                                                                                                    |
| 28         | VDDIO            | Input        | IO voltage for I <sup>2</sup> C and SPI interfaces. Voltage level corresponding to logic 1 will be the same as VDDIO |
| 29         | CSB              | Input        | SPI active low chip select. If not used, it must be shorted to ground                                                |
| 30         | VCOM             | Output       | Communication regulator output. Decouple with 2.2 µF to CGND                                                         |
| 31         | CGND             | Ground       | Communication decoupling ground, terminate to GNDSUB                                                                 |
| 32         | RDTX_OUT-        | I/O          | TPL receive/transmit output negative                                                                                 |
| 33         | SCLK/RDTX_IN-    | I/O          | SPI clock or TPL receive/transmit input negative                                                                     |
| 34         | SI/RDTX_IN+      | I/O          | SPI serial input or TPL receive/transmit input positive                                                              |
| 35         | RDTX_OUT+        | I/O          | TPL receive/transmit output positive                                                                                 |
| 36         | AN0 GPIO0        | I/O          | General purpose input/output                                                                                         |
| 37         | AN1 GPIO1        | I/O          | General purpose input/output                                                                                         |
| 38         | AN2 GPIO2        | I/O          | General purpose input/output                                                                                         |
| 39         | AN3 GPIO3        | I/O          | General purpose input/output                                                                                         |
| 40         | AN4 GPIO4        | I/O          | General purpose input/output                                                                                         |
| 41         | AN5 GPIO5        | I/O          | General purpose input/output                                                                                         |
| 42         | AN6 GPIO6        | I/O          | General purpose input/output                                                                                         |
| 43         | ISENSE+          | Input        | Current measurement input +                                                                                          |
| 44         | ISENSE-          | Input        | Current measurement input -                                                                                          |
| 45         | AGND             | I/O          | Analog ground, terminate to GNDSUB                                                                                   |
| 46         | DGND             | I/O          | Digital ground, terminate to GNDSUB                                                                                  |
| 47         | VANA             | Output       | Precision ADC analog supply. Decouple with 47 nF capacitor to AGND                                                   |
| 48         | GNDSUB           | Ground       | Ground reference for device, terminate to reference of battery cluster                                               |
| 49         | GNDFLAG          | Ground       | Exposed pad, terminate to lowest potential of the battery cluster and to heat dissipation area of PCB                |

# 7 General product characteristics

### 7.1 Ratings and operating requirements relationship

The operating voltage range pertains to the VPWR pins referenced to the AGND pins.

Table 6. Ratings vs. operating requirements

| Fatal range                 | Lower limited operating range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Normal operating range                                                                             | Upper limited operating range                                                                                                         | Fatal range                 |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Permanent failure may occur | No permanent failure, but IC functionality is not guaranteed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 100 % functional                                                                                   |                                                                                                                                       | Permanent failure may occur |
| V <sub>PWR</sub> < -0.3 V   | $5.0 \ \forall \leq V_{PWR} \leq 6.0 \ \forall \ (SPI)$ $6.4 \ \forall \leq V_{PWR} \leq 7.0 \ \forall \ (TPL)$ <b>Reset range:</b> $-0.3 \ \forall \leq V_{PWR} \leq 5.0 \ \forall \ (SPI)$ $-0.3 \ \forall \leq V_{PWR} \leq 6.4 \ \forall \ (TPL)$ <b>POR with <math>V_{PWR}</math> falling:</b> $4.8 \ \forall \leq V_{PWR} \leq 5.0 \ \forall \ (SPI)$ $6.1 \ \forall \leq V_{PWR} \leq 6.4 \ \forall \ (TPL)$ <b>POR with <math>V_{PWR}</math> rising:</b> $5.6 \ \forall \leq V_{PWR} \leq 6.0 \ \forall \ (SPI)$ $6.6 \ \forall \leq V_{PWR} \leq 7.0 \ \forall \ (TPL)$ | 6.0 V $\leq$ V <sub>PWR</sub> $\leq$ 30 V (SPI)<br>7.0 V $\leq$ V <sub>PWR</sub> $\leq$ 30 V (TPL) | 30 V < V <sub>PWR</sub> ≤ 40 V  IC parameters might be out of specification.  Detection of V <sub>PWR</sub> overvoltage is functional | 40 V < V <sub>PWR</sub>     |
|                             | Handling r                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ange - No permanent failure                                                                        |                                                                                                                                       |                             |

In both upper and lower limited operating range, no information can be provided about IC performance. Only the detection of  $V_{PWR}$  overvoltage is guaranteed in the upper limited operating range.

Performance in normal operating range is guaranteed only if there is a minimum of three battery cells in the stack.

### 7.2 Maximum ratings

Table 7. Maximum ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings might cause a malfunction or permanent damage to the device.

| Symbol                                                                              | Description (rating)                                            | Min  | Max  | Unit |
|-------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|
| Electrical ratings                                                                  |                                                                 |      |      |      |
| VPWR1, VPWR2                                                                        | Supply input voltage                                            | -0.3 | 40   | V    |
| CT6                                                                                 | Cell terminal voltage                                           | -0.3 | 40   | V    |
| VPWR to CT6                                                                         | Voltage across VPWR1,2 pins pair and CT6 pin                    | -10  | 10   | V    |
| CT <sub>N</sub> to CT <sub>N-1</sub>                                                | Cell terminal differential voltage [1]                          | -0.3 | 6.7  | V    |
| CT <sub>N(CURRENT)</sub>                                                            | Cell terminal input current                                     | _    | ±500 | μA   |
| CB <sub>N</sub> to CB <sub>N:N-1_C</sub> CB <sub>N:N-1_C</sub> to CB <sub>N-1</sub> | Cell balance differential voltage                               | _    | 10   | V    |
| CB <sub>N-1</sub> to CT <sub>N-1</sub>                                              | Cell balance input to cell terminal input                       | -10  | +10  | V    |
| VISENSE                                                                             | ISENSE+ and ISENSE– pin voltage                                 | -0.5 | 2.5  | V    |
| VCOM                                                                                | Maximum voltage may be applied to VCOM pin from external source | _    | 5.8  | V    |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 7. Maximum ratings...continued

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings might cause a malfunction or permanent damage to

| Symbol                     | Description (rating)                                                                                                                                                                                                                                                                                                 |     | Min              | Max                              | Unit |
|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------|----------------------------------|------|
| VANA                       | Maximum voltage may be applied to VANA pin                                                                                                                                                                                                                                                                           |     |                  | 3.1                              | V    |
| VPRE                       | Maximum voltage which may be applied to VPRE pin from external source                                                                                                                                                                                                                                                |     | _                | 7.0                              | V    |
| VCP                        | Maximum voltage which may be applied to VCP pin from external source                                                                                                                                                                                                                                                 |     | _                | 14                               | V    |
| VDDIO                      | Maximum voltage which may be applied to VDDIO pin from external source                                                                                                                                                                                                                                               |     | _                | 5.8                              | V    |
| V <sub>GPIO0</sub>         | GPIO0 pin voltage                                                                                                                                                                                                                                                                                                    |     | -0.3             | 6.5                              | V    |
| V <sub>GPIOx</sub>         | GPIOx pins (x = 1 to 6) voltage                                                                                                                                                                                                                                                                                      |     | -0.3             | VCOM + 0.5                       | V    |
| $V_{DIG}$                  | Voltage I <sup>2</sup> C pins (SDA, SCL)                                                                                                                                                                                                                                                                             |     | -0.3             | VDDIO + 0.5                      | V    |
| V <sub>RESET</sub>         | RESET pin                                                                                                                                                                                                                                                                                                            |     | -0.3             | 6.5                              | V    |
| V <sub>CSB</sub>           | CSB pin                                                                                                                                                                                                                                                                                                              |     | -0.3             | 6.5                              | V    |
| V <sub>SPI_COMM_EN</sub>   | SPI_COMM_EN                                                                                                                                                                                                                                                                                                          |     | -0.3             | 7.0                              | V    |
| V <sub>SO</sub>            | SO pin                                                                                                                                                                                                                                                                                                               |     | -0.3             | VDDIO + 0.5                      | V    |
| V <sub>GPIO5,6</sub>       | Maximum voltage for GPIO5 and GPIO6 pins used as current input                                                                                                                                                                                                                                                       |     | -0.3             | 2.5                              | V    |
| FAULT                      | Maximum applied voltage to pin                                                                                                                                                                                                                                                                                       |     | -0.3             | 7.0                              | V    |
| I <sub>pin_unpowered</sub> | Input current in a pin when the device is unpowered                                                                                                                                                                                                                                                                  |     | -2               | 2                                | mA   |
| V <sub>COMM</sub>          | Maximum voltage to pins RDTX_OUT+, RDTX_OUT-, SI/RDTX_IN+, CLK/RDTX_IN-                                                                                                                                                                                                                                              |     | -10              | 10                               | V    |
| V <sub>ESD1</sub>          | ESD voltage Human body model (HBM) Charge device model (CDM) Charge device model corner pins (CDM)                                                                                                                                                                                                                   |     |                  | ±2000<br>±500<br>±750            | V    |
| V <sub>ESD2</sub>          | ESD voltage (VPWR1, VPWR2, CTx, CBx, GPIOx, ISENSE+, ISENSE-, RDTX_OUT+, RDTX_OUT-, SI/RDTX_IN+, SCLK/ RDTX_IN-)  Human body model (HBM)                                                                                                                                                                             | [2] | _                | ±4000                            | V    |
| V <sub>ESD3</sub>          | ESD voltage (CTREF, CTx, CBx, GPIOx, ISENSE+, ISENSE-, RDTX_OUT+, RDTX_OUT-, SI/RDTX_IN+, SCLK/ RDTX_IN-) IEC 61000-4-2, Unpowered (Gun configuration: $330~\Omega$ / $150~pF$ ) HMM, Unpowered (Gun configuration: $330~\Omega$ / $150~pF$ ) ISO 10605:2009, Unpowered (Gun configuration: $2~k\Omega$ / $330~pF$ ) | [3] | _<br>_<br>_<br>_ | ±8000<br>±8000<br>±8000<br>±8000 | V    |

Adjacent CT pins may experience an overvoltage that exceeds their maximum rating during OV/UV functional verification test or during open line diagnostic test. Nevertheless, the IC is completely tolerant to this special situation. ESD testing is performed in accordance with the human body model (HBM) ( $C_{ZAP} = 100 \text{ pF}$ ,  $R_{ZAP} = 1500 \Omega$ ). These voltage values can be sustained only if ESD caps are used as described in MC33772C External Components. [1]

<sup>[2]</sup> [3]

#### 7.3 Thermal characteristics

#### Table 8. Thermal ratings

All voltages are with respect to ground unless otherwise noted. Exceeding these ratings might cause a malfunction or permanent damage to the device.

| Symbol                 | Description (rating)                                                        |         | Min | Max  | Unit |
|------------------------|-----------------------------------------------------------------------------|---------|-----|------|------|
| Thermal ratin          | ngs                                                                         | '       |     |      |      |
|                        | Operating temperature                                                       |         |     |      | °C   |
| T <sub>A</sub>         | Ambient (SPI application)                                                   |         | -40 | +125 |      |
| T <sub>A</sub>         | Ambient (TPL application)                                                   |         | -40 | +105 |      |
| T <sub>J</sub>         | Junction <sup>[1]</sup>                                                     |         | -40 | +150 |      |
| T <sub>STG</sub>       | Storage temperature                                                         |         | -55 | +150 | °C   |
| T <sub>PPRT</sub>      | Peak package reflow temperature                                             | [2] [3] | _   | 260  | °C   |
| Thermal resi           | stance and package dissipation ratings                                      |         |     |      |      |
| R <sub>⊝JB</sub>       | Junction-to-board (bottom exposed pad soldered to board) 48 LQFP EP         | [4]     | _   | 11   | °C/W |
| R <sub>OJA</sub>       | Junction-to-ambient, natural convection, single-layer board (1s) 48 LQFP EP | [5] [6] | _   | 72   | °C/W |
| R <sub>OJA</sub>       | Junction-to-ambient, natural convection, four-layer board (2s2p) 48 LQFP EP | [5] [6] | _   | 30   | °C/W |
| R <sub>OJCTOP</sub>    | Junction-to-case top (exposed pad) 48 LQFP EP                               | [7]     | _   | 24   | °C/W |
| R <sub>OJCBOTTOM</sub> | Junction-to-case bottom (exposed pad) 48 LQFP EP                            | [8]     | _   | 0.98 | °C/W |
| ΨJT                    | Junction to package top, natural convection                                 | [9]     | _   | 4    | °C/W |

- [1] The user must ensure that the average maximum operating junction temperature (Tj) is not exceeded.
- [2] Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device.
- [3] NXP's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), go to <a href="https://www.nxp.com">www.nxp.com</a>, search by part number (remove prefixes/suffixes) and enter the core ID to view all orderable parts, and review parametrics.
- [4] Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- [5] Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- [6] Per JEDEC JESD51-6 with the board (JESD51-7) horizontal.
- [7] Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1), with the cold plate temperature used for the case temperature.
- [8] Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance.
- [9] Thermal characterization parameter indicating the temperature difference between the package top and the junction temperature per JEDEC JESD51-2.

### 7.4 Electrical characteristics

Table 9. Static and dynamic electrical characteristics

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                     | Parameter                                                                                                                                                                                                 | Min        | Тур        | Max      | Unit |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|----------|------|
| Power manager              | nent                                                                                                                                                                                                      |            |            |          |      |
| V <sub>PWR(FO)</sub>       | Supply voltage Full parameter specification (SPI application) Full parameter specification (TPL application)                                                                                              | 6.0<br>7.0 | _          | 30<br>30 | V    |
| Ivpwr                      | Supply current (base value)  Normal mode, cell balance OFF, ADC inactive, SPI communication inactive, IVCOM = 0 mA  Normal mode, cell balance OFF, ADC inactive, TPL communication inactive, IVCOM = 0 mA |            | 6.0<br>8.0 | _        | mA   |
| I <sub>VPWR(TPL_TX1)</sub> | Supply current adder when TPL communication active with only one device in daisy chain                                                                                                                    | _          | _          | 8.3      | mA   |
| I <sub>VPWR(TPL_TX1/</sub> | Supply current adder when TPL communication active with multiple devices in daisy chain                                                                                                                   | _          | _          | 10       | mA   |
| I <sub>VPWR(CBON)</sub>    | Supply current adder to set all 6 cell balance switches ON                                                                                                                                                | _          | 2.0        | _        | mA   |
| I <sub>VPWR(ADC)</sub>     | Delta supply current to perform ADC conversions (addend) ADC1-A,B continuously converting ADC2 continuously converting                                                                                    |            | 4.7<br>1.0 |          | mA   |
| VPWR(SS)                   | Supply current in sleep and idle modes, communication inactive, cell balance off, oscillator monitor on, cyclic measurement off                                                                           |            |            |          |      |
|                            | SPI mode (T <sub>A</sub> = 25 °C)                                                                                                                                                                         | _          | 32         | _        | μA   |
|                            | SPI mode (−40 °C ≤ T <sub>A</sub> ≤ 85 °C)                                                                                                                                                                | _          | _          | 60       |      |
|                            | SPI mode (T <sub>A</sub> = 125 °C)                                                                                                                                                                        | _          | 42         | _        |      |
|                            | TPL mode (T <sub>A</sub> = 25 °C)                                                                                                                                                                         | _          | 75         | _        |      |
|                            | TPL mode (-40 °C ≤ T <sub>A</sub> ≤ 85 °C)                                                                                                                                                                | _          | _          | 100      |      |
|                            | TPL mode (T <sub>A</sub> = 125 °C)                                                                                                                                                                        | _          | _          | 138      |      |
| VPWR(CKMON)                | Clock monitor current consumption                                                                                                                                                                         | _          | 5          | _        | μA   |
| V <sub>PWR(OV_FLAG)</sub>  | V <sub>PWR</sub> overvoltage fault threshold (flag)                                                                                                                                                       | _          | 33.5       | _        | V    |
| V <sub>PWR(LV FLAG)</sub>  | V <sub>PWR</sub> low-voltage warning threshold (flag)                                                                                                                                                     | _          | 7.8        | _        | V    |
| V <sub>PWR(UV_POR)</sub>   | V <sub>PWR</sub> undervoltage shutdown threshold (POR), falling VPWR  SPI mode  TPL mode                                                                                                                  | _          | 4.9        | _        | V    |
| V <sub>PWR(UV_RIS)</sub>   | V <sub>PWR</sub> undervoltage shutdown threshold (POR), rising VPWR                                                                                                                                       | _          | 6.25       | _        | V    |
|                            | SPI mode TPL mode                                                                                                                                                                                         |            | 5.8<br>6.8 |          |      |
| t <sub>VPWR(FILTER)</sub>  | V <sub>PWR</sub> OV, LV filter                                                                                                                                                                            | _          | 50         | _        | μs   |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                       | Parameter                                                                                                                                                 | Min                      | Тур              | Max                  | Unit  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------|----------------------|-------|
| VPRE power su                | pply                                                                                                                                                      |                          |                  |                      |       |
| VPRE                         | Pre-regulator voltage range - decouple with 470 nF<br>SPI mode, ILoad = 15 mA<br>SPI mode, ILoad = 15 mA, 5.0 V ≤ VPWR < 6.0 V<br>TPL mode, ILoad = 70 mA | 4.9                      | 5.75<br>—<br>6.5 |                      | V     |
| V <sub>PRE(UV_TH)</sub>      | PRE undervoltage threshold leading to a reset                                                                                                             | _                        | 4.25             |                      | V     |
| VCP power supp               | oly                                                                                                                                                       |                          |                  |                      |       |
| VCP                          | Charge pump voltage range                                                                                                                                 | 2 × V <sub>PRE</sub> – 2 | _                | 2 × V <sub>PRE</sub> | V     |
| V <sub>CP(UV_TH)</sub>       | Undervoltage threshold for VCP minus VPRE                                                                                                                 | _                        | 1.5              | _                    | V     |
| VDDIO power su               | ipply                                                                                                                                                     | 1                        |                  |                      |       |
| $V_{DDIO}$                   | IO supply for I <sup>2</sup> C and SPI interfaces - voltage range                                                                                         | _                        | 4.15             | _                    | V     |
| VCOM power su                | pply                                                                                                                                                      |                          |                  |                      |       |
| V <sub>COM</sub>             | VCOM output voltage                                                                                                                                       | _                        | 5.0              | _                    | V     |
| I <sub>VCOM</sub>            | VCOM output current allocated for external use                                                                                                            | _                        | _                | 5.0                  | mA    |
| V <sub>COM(UV)</sub>         | VCOM undervoltage fault threshold                                                                                                                         | _                        | 4.4              | _                    | V     |
| V <sub>COM_HYS</sub>         | VCOM undervoltage hysteresis                                                                                                                              | _                        | 100              | _                    | mV    |
| t <sub>VCOM(FLT_TIMER)</sub> | VCOM undervoltage fault timer                                                                                                                             | _                        | 10               | _                    | μs    |
| t <sub>VCOM(RETRY)</sub>     | VCOM fault retry timer                                                                                                                                    | _                        | 10               | _                    | ms    |
| V <sub>COM(OV)</sub>         | VCOM overvoltage fault threshold                                                                                                                          | 5.4                      | _                | 5.9                  | V     |
| I <sub>LIM(OC)</sub>         | VCOM current limit in TPL mode VCOM current limit SPI mode                                                                                                | 65<br>35                 | _                | 140<br>140           | mA    |
| R <sub>VCOM(SS)</sub>        | VCOM sleep mode pulldown resistor                                                                                                                         | _                        | 2.0              | _                    | kΩ    |
| t <sub>VCOM</sub>            | VCOM rise time (CL = 2.2 μF ceramic X7R only)                                                                                                             | _                        | _                | 400                  | μs    |
| VANA power su                | pply                                                                                                                                                      | 1                        |                  |                      |       |
| V <sub>ANA</sub>             | VANA output voltage (not used by external circuits) Decouple with 47 nF X7R 0603 or 0402                                                                  | _                        | 2.65             | _                    | V     |
| V <sub>ANA(UV)</sub>         | VANA undervoltage fault threshold                                                                                                                         | _                        | 2.4              | _                    | V     |
| V <sub>ANA_HYS</sub>         | VANA undervoltage hysteresis                                                                                                                              | _                        | 50               | _                    | mV    |
| V <sub>ANA(FLT_TIMER)</sub>  | VANA undervoltage fault timer                                                                                                                             | _                        | 11               | _                    | μs    |
| V <sub>ANA(OV)</sub>         | VANA overvoltage fault threshold                                                                                                                          | _                        | 2.8              | _                    | V     |
| t <sub>VANA(RETRY)</sub>     | VANA fault retry timer                                                                                                                                    | _                        | 10               | _                    | ms    |
| I <sub>LIM(OC)</sub>         | VANA current limit                                                                                                                                        | 5                        | _                | 10                   | mA    |
| R <sub>VANA_RPD</sub>        | VANA sleep mode pull-down resistor                                                                                                                        |                          | 1.0              | _                    | kΩ    |
| t <sub>VANA</sub>            | VANA rise time (CL = 47 nF ceramic X7R only)                                                                                                              | _                        | _                | 100                  | μs    |
| ADC1-A, ADC1-I               | В                                                                                                                                                         |                          |                  |                      |       |
| CTn <sub>(LEAKAGE)</sub>     | Cell terminal input leakage current                                                                                                                       | _                        | 10               | _                    | nA    |
| CT <sub>N</sub>              | Cell terminal input current during conversion                                                                                                             | _                        | 50               | _                    | nA    |
| R <sub>PD</sub>              | Cell terminal open load detection pulldown resistor                                                                                                       | _                        | 950              | _                    | Ω     |
| V <sub>VPWR_RES</sub>        | VPWR terminal measurement resolution                                                                                                                      | _                        | 2.44148          | _                    | mV/LS |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                      | Parameter                                                                                                                                                                                                                         | Min  | Тур                | Max  | Unit   |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|--------|
| V <sub>VPWR_RNG</sub>       | VPWR terminal measurement range                                                                                                                                                                                                   |      |                    |      | V      |
| _                           | SPI application                                                                                                                                                                                                                   | 6.0  | _                  | 36   |        |
|                             | TPL application                                                                                                                                                                                                                   | 7.0  | _                  | 36   |        |
| VPWR <sub>TERM_ERR</sub>    | VPWR terminal measurement accuracy                                                                                                                                                                                                | -0.5 | _                  | 0.5  | %      |
| V <sub>CT_RNG</sub>         | ADC differential input voltage range for CTn to CTn-1                                                                                                                                                                             | 0.0  | _                  | 4.85 | V      |
| V <sub>CT_ANx_RES</sub>     | Cell voltage and ANx resolution in 15-bit MEAS_xxxx registers                                                                                                                                                                     | _    | 152.58789          | _    | μV/LSB |
| V <sub>ANX_</sub> RATIO_RES | ANx resolution in 15-bit MEAS_xxxx registers in ratiometric mode                                                                                                                                                                  | _    | VCOM ×<br>30.51758 | _    |        |
| V <sub>ERR</sub>            | Cell voltage measurement error<br>0.1 V $\leq$ V <sub>CELL</sub> $\leq$ 4.85 V, $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 105 °C<br>(or $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 125 °C)                                                 | _    | ±0.7               | _    | mV     |
| V <sub>ERR_1</sub>          | Cell voltage measurement error $0 \text{ V} \leq \text{V}_{\text{CELL}} \leq 1.5 \text{ V}, -40 \text{ °C} \leq \text{T}_{\text{A}} \leq 60 \text{ °C}$ $(\text{or } -40 \text{ °C} \leq \text{T}_{\text{J}} \leq 85 \text{ °C})$ |      | ±0.4               | _    | mV     |
| V <sub>ERR_2</sub>          | Cell voltage measurement error  1.5 V ≤ V <sub>CELL</sub> ≤ 2.7 V, -40 °C ≤ T <sub>A</sub> ≤ 60 °C  (or -40 °C ≤ T <sub>J</sub> ≤ 85 °C)                                                                                          |      | ±0.4               | _    | mV     |
| V <sub>ERR_3</sub>          | Cell voltage measurement error 2.7 V $\leq$ V <sub>CELL</sub> $\leq$ 3.7 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 60 °C (or -40 °C $\leq$ T <sub>J</sub> $\leq$ 85 °C)                                                              | _    | ±0.5               | _    | mV     |
| V <sub>ERR_4</sub>          | Cell voltage measurement error<br>3.7 V $\leq$ V <sub>CELL</sub> $\leq$ 4.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 60 °C (or -40 °C $\leq$ T <sub>J</sub> $\leq$ 85 °C)                                                           | _    | ±0.7               | _    | mV     |
| V <sub>ERR_5</sub>          | Cell voltage measurement error<br>1.5 V $\leq$ V <sub>CELL</sub> $\leq$ 4.5 V, $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 105 °C (or $-40$ °C $\leq$ T <sub>J</sub> $\leq$ 125 °C)                                                     | _    | ±0.7               | _    | mV     |
| V <sub>ANx_ERR</sub>        | Magnitude of ANx error in the entire measurement range:                                                                                                                                                                           |      |                    |      | mV     |
|                             | Ratiometric measurement                                                                                                                                                                                                           | -16  | _                  | 16   |        |
|                             | Absolute measurement, input in the range [1.0, 4.5] V                                                                                                                                                                             | -10  | _                  | 10   |        |
|                             | Absolute measurement, input in the range [0, 4.85] V for $-40$ °C < $T_A$ < 60 °C                                                                                                                                                 | -8.0 | _                  | 8.0  |        |
|                             | Absolute measurement after soldering and aging, input in the range [0, 4.85] V for −40 °C < T <sub>A</sub> < 105 °C                                                                                                               | -11  | _                  | 11   |        |
| VCONV                       | Single channel net conversion time                                                                                                                                                                                                |      |                    |      | μs     |
|                             | 13-bit resolution                                                                                                                                                                                                                 | _    | 6.77               | _    |        |
|                             | 14-bit resolution                                                                                                                                                                                                                 | _    | 9.43               | _    |        |
|                             | 15-bit resolution                                                                                                                                                                                                                 | _    | 14.75              | _    |        |
|                             | 16-bit resolution                                                                                                                                                                                                                 |      | 25.36              | _    |        |
| $V_{V\_NOISE}$              | Conversion noise                                                                                                                                                                                                                  |      |                    |      | μVrms  |
|                             | 13-bit resolution                                                                                                                                                                                                                 | _    | 1800               | _    |        |
|                             | 14-bit resolution                                                                                                                                                                                                                 | _    | 1000               | _    |        |
|                             | 15-bit resolution                                                                                                                                                                                                                 | _    | 600                | _    |        |
|                             | 16-bit resolution                                                                                                                                                                                                                 | _    | 400                | _    |        |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions: 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  30 V (SPI mode) or 7.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  30 V (TPL mode), -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C (SPI mode) or -40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to V<sub>PWR</sub> = 24 V, T<sub>A</sub> = 25 °C, unless otherwise noted.

| Symbol                      | Parameter                                                                                  | Min              | Тур                              | Max              | Unit   |
|-----------------------------|--------------------------------------------------------------------------------------------|------------------|----------------------------------|------------------|--------|
| ADC2/current s              | ense module                                                                                |                  |                                  |                  |        |
| V <sub>INC</sub>            | ISENSE+/ISENSE- input voltage (reference to AGND)                                          | -300             | _                                | 300              | mV     |
| V <sub>IND</sub>            | ISENSE+/ISENSE- differential input voltage range                                           | -150             | _                                | 150              | mV     |
| V <sub>ISENSEX(OFFSET</sub> | ISENSE+/ISENSE- input voltage offset error                                                 | _                | _                                | 0.5              | μV     |
| I <sub>SENSEX(BIAS)</sub>   | ISENSE+/ISENSE- input bias current                                                         | -100             | _                                | 100              | nA     |
| I <sub>SENSE(DIF)</sub>     | ISENSE+/ISENSE- differential input bias current                                            | -5.0             | _                                | 5.0              | nA     |
| I <sub>GAINERR</sub>        | ISENSE error including nonlinearities                                                      | -0.5             | _                                | 0.5              | %      |
| I <sub>ISENSE_OL</sub>      | ISENSE open load injected current                                                          | _                | 130                              | _                | μA     |
| V <sub>ISENSE_OL</sub>      | ISENSE open load detection threshold                                                       |                  | 460                              | _                | mV     |
| V <sub>2RES</sub>           | Current sense user register resolution                                                     |                  | 0.6                              | _                | μV/LSB |
| V <sub>PGA_SAT</sub>        | PGA saturation half-range Gain = 256 Gain = 64 Gain = 16 Gain = 4                          |                  | 4.9<br>19.5<br>78.1<br>150       | _<br>_<br>_<br>_ | mV     |
| V <sub>PGA_ITH</sub>        | Voltage threshold for PGA gain increase Gain = 256 Gain = 64 Gain = 16 Gain = 4            | = = =            | <br>2.344<br>9.375<br>37.50      | -<br>-<br>-<br>- | mV     |
| V <sub>PGA_DTH</sub>        | Voltage threshold for PGA gain decrease Gain = 256 Gain = 64 Gain = 16 Gain = 4            | _<br>_<br>_<br>_ | 4.298<br>17.188<br>68.750        | _<br>_<br>_<br>_ | mV     |
| t <sub>AZC_SETTLE</sub>     | Time to perform auto-zero procedure after enabling the current channel                     | _                | 200                              | _                | μs     |
| <sup>t</sup> ICONV          |                                                                                            |                  | 19.00<br>21.67<br>27.00<br>37.67 | _<br>_<br>_<br>_ | μs     |
| V <sub>I_NOISE</sub>        | Noise at 16-bit conversion                                                                 | _                | 3.01                             | _                | μVrms  |
| V <sub>I_NOISE</sub>        | Noise error at 13-bit conversion                                                           | _                | 8.33                             | _                | μVrms  |
| ADC <sub>CLK</sub>          | ADC2 and ADC1-A,B clocking frequency                                                       | _                | 6.0                              | _                | MHz    |
| Cell balance dr             | ivers                                                                                      | L.               |                                  |                  |        |
| V <sub>DS(CLAMP)</sub>      | Cell balance driver VDS active clamp voltage                                               | _                | 11                               | _                | V      |
| V <sub>OUT(FLT_TH)</sub>    | Output fault detection voltage threshold Balance off (open load) Balance on (shorted load) | _                | 0.55                             | _                | V      |
| R <sub>PD_CB</sub>          | Output OFF open load detection pull-down resistor Balance off, open load detect disabled   | _                | 2.0                              | _                | kΩ     |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                                                                       | Parameter                                                                                                                             | Min                    | Тур            | Max       | Unit   |
|------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|-----------|--------|
| I <sub>OUT(LKG)</sub>                                                        | Output leakage current  Balance off, open load detect disabled at  V <sub>DS</sub> = 4.0 V                                            | _                      | _              | 1.0       | μА     |
| R <sub>DS(on)</sub>                                                          | Drain-to-source on resistance $I_{OUT} = 300$ mA, $T_J = 125$ °C $I_{OUT} = 300$ mA, $T_J = 25$ °C $I_{OUT} = 300$ mA, $T_J = -40$ °C |                        | <br>0.5<br>0.4 | 0.80      | Ω      |
| I <sub>LIM_CB</sub>                                                          | Driver current limitation (shorted resistor)                                                                                          | 310                    | _              | 950       | mA     |
| t <sub>ON</sub>                                                              | Cell balance driver turn on $R_L = 15 \Omega$                                                                                         | _                      | 350            | _         | μs     |
| t <sub>OFF</sub>                                                             | Cell balance driver turn off $R_L = 15 \Omega$                                                                                        |                        | 200            | _         | μs     |
| t <sub>BAL_DEGLICTH</sub>                                                    | Short/open detect filter time                                                                                                         | _                      | 20             |           | μs     |
| Internal tempera                                                             | ture measurement                                                                                                                      |                        |                |           |        |
| IC_TEMP1_ERR                                                                 | IC temperature measurement error                                                                                                      | -3.0                   | _              | 3.0       | K      |
| IC_TEMP1_RES                                                                 | IC temperature resolution                                                                                                             | _                      | 0.032          | _         | K/LSB  |
| TSD_TH                                                                       | Thermal shutdown                                                                                                                      | _                      | 170            | _         | °C     |
| TSD_HYS Thermal shutdown hysteresis                                          |                                                                                                                                       | _                      | 10             | _         | °C     |
| Default operation                                                            | nal parameters                                                                                                                        | ·                      |                |           |        |
| V <sub>CTOV(TH)</sub>                                                        | Cell overvoltage threshold (8 bits)                                                                                                   | 0.0                    | 4.2            | 5.0       | V      |
| V <sub>CTOV(RES)</sub> Cell overvoltage threshold resolution                 |                                                                                                                                       | _                      | 19.53125       |           | mV/LSB |
| V <sub>CTUV(TH)</sub>                                                        | Cell undervoltage threshold (8 bits)                                                                                                  | 0.0                    | 2.5            | 5.0       | V      |
| V <sub>CTUV(RES)</sub>                                                       | Cell undervoltage threshold resolution                                                                                                |                        | 19.53125       | _         | mV/LSB |
| $V_{\text{GPIO\_OT(TH)}}$                                                    | GPIOx configured as ANx input overtemperature threshold from POR                                                                      | _                      | 1.16           | _         | V      |
| V <sub>GPIO_OT(RES)</sub>                                                    | Overtemperature voltage threshold resolution                                                                                          | _                      | 4.8828125      | _         | mV/LSE |
| $V_{GPIO\_UT(TH)}$                                                           | GPIOx configured as ANx input undertemperature threshold from POR                                                                     | _                      | 3.82           | _         | V      |
| $V_{\text{GPIO\_UT(RES)}}$                                                   | Undertemperature voltage threshold resolution                                                                                         | _                      | 4.8828125      | _         | mV/LSB |
| General purpose                                                              | input/output GPIOx                                                                                                                    |                        |                |           |        |
| V <sub>IH</sub>                                                              | Input high-voltage (3.3 V compatible)                                                                                                 | 2.0                    | _              | _         | V      |
| V <sub>IL</sub>                                                              | Input low-voltage (3.3 V compatible)                                                                                                  | _                      | _              | 1.0       | V      |
| V <sub>HYS</sub>                                                             | Input hysteresis                                                                                                                      | _                      | 100            | _         | mV     |
| I <sub>IL</sub>                                                              | Input leakage current Pins 3-state, V <sub>IN</sub> = V <sub>COM</sub> or AGND                                                        | -100                   | _              | 100       | nA     |
| I <sub>IDL</sub>                                                             | Differential input leakage current GPIO 5,6 GPIO 5,6 configured as digital inputs for current measurement                             |                        | _              | 30        | nA     |
| V <sub>OH</sub>                                                              | Output high-voltage I <sub>OH</sub> = −0.5 mA                                                                                         | V <sub>COM</sub> - 0.8 | _              | _         | V      |
| V <sub>OL</sub>                                                              | Output low-voltage I <sub>OL</sub> = +0.5 mA                                                                                          | _                      | _              | 0.8       | V      |
| V <sub>ADC</sub> Analog ADC input voltage range for ratiometric measurements |                                                                                                                                       | AGND                   | _              | $V_{COM}$ | V      |

MC33772C

All information provided in this document is subject to legal disclaimers.

Battery cell controller IC

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions: 6.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  30 V (SPI mode) or 7.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  30 V (TPL mode), -40 °C  $\leq$  T<sub>A</sub>  $\leq$  125 °C (SPI mode) or -40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to V<sub>PWR</sub> = 24 V, T<sub>A</sub> = 25 °C, unless otherwise noted.

| Symbol                            | Parameter                                                                                                                    | Min                     | Тур  | Max | Unit |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|------|
| V <sub>OL(TH)</sub>               | Analog input open pin detect threshold                                                                                       | _                       | 0.15 | _   | V    |
| R <sub>OPENPD</sub>               | Internal open detection pull-down resistor                                                                                   | _                       | 5.0  | _   | kΩ   |
| t <sub>GPIO0_WU</sub>             | GPIO0 WU de-glitch filter                                                                                                    | _                       | 50   | _   | μs   |
| t <sub>GPIO0_FLT</sub>            | GPIO0 daisy chain de-glitch filter both edges                                                                                | _                       | 20   | _   | μs   |
| t <sub>GPIO2_SOC</sub>            | GPIO2 convert trigger de-glitch filter                                                                                       | _                       | 2.0  | _   | μs   |
| t <sub>GPIOx_DIN</sub>            | GPIOx configured as digital input de-glitch filter                                                                           | 2.5                     | _    | 5.6 | μs   |
| Reset input                       |                                                                                                                              |                         |      |     |      |
| V <sub>IH_RST</sub>               | Input high-voltage (3.3 V compatible)                                                                                        | 2.0                     | _    | _   | V    |
| V <sub>IL_RST</sub>               | Input low-voltage (3.3 V compatible)                                                                                         | _                       | _    | 1.0 | V    |
| V <sub>HYS</sub>                  | Input hysteresis                                                                                                             | _                       | 0.6  | _   | V    |
| t <sub>RESETFLT</sub>             | RESET de-glitch filter                                                                                                       | _                       | 100  | _   | μs   |
| R <sub>RESET_PD</sub>             | Input logic pull down (RESET)                                                                                                | _                       | 100  | _   | kΩ   |
| SPI_COM_EN                        | input                                                                                                                        |                         |      |     |      |
| V <sub>IH</sub>                   | Input high-voltage (3.3 V compatible)                                                                                        | 2.0                     | _    | _   | V    |
| V <sub>IL</sub>                   | Input low-voltage (3.3 V compatible)                                                                                         | _                       | _    | 1.0 | V    |
| V <sub>HYS</sub> Input hysteresis |                                                                                                                              | _                       | 450  | _   | mV   |
| Digital interfa                   | ce                                                                                                                           |                         |      |     |      |
| V <sub>FAULT_HA</sub>             | FAULT output (high active, I <sub>OH</sub> = 1.0 mA)                                                                         | _                       | 4.9  | _   | V    |
| I <sub>FAULT_CL</sub>             | FAULT output current limit                                                                                                   | 3.0                     | _    | 25  | mA   |
| R <sub>FAULT_PD</sub>             | FAULT output pulldown resistance                                                                                             | _                       | 100  | _   | kΩ   |
| V <sub>IH_COMM</sub>              | Voltage threshold to detect the input as high SI/RDTX_IN+, SCLK/RDTX_IN-, CSB, SDA, SCL (NOTE: needs to be 3.3 V compatible) | _                       | _    | 2.0 | V    |
| V <sub>IL_COMM</sub>              | Voltage threshold to detect the input as low SI/RDTX_IN+, SCLK/RDTX_IN-, CSB, SDA, SCL                                       | 0.8                     | _    | _   | V    |
| V <sub>HYS</sub>                  | Input hysteresis SI/RDTX_IN+, SCLK/RDTX_IN-, CSB, SDA, SCL                                                                   | _                       | 100  | _   | mV   |
| I <sub>LOGIC_SS</sub>             | Sleep state input logic current CSB                                                                                          | -100                    | _    | 100 | nA   |
| R <sub>SCLK_PD</sub>              | Input logic pulldown resistance (SCLK/RDTX_IN-, SI/RDTX+)                                                                    | _                       | 20   | _   | kΩ   |
| R <sub>I_PU</sub>                 | Input logic pullup resistance to V <sub>COM</sub> (CSB, SDA, SCL)                                                            | _                       | 100  | _   | kΩ   |
| I <sub>SO_TRI</sub>               | 3-state SO input current 0 V to V <sub>COM</sub>                                                                             | -2.0                    | _    | 2.0 | μΑ   |
| V <sub>SO_HIGH</sub>              | SO high-state output voltage with I <sub>SO(HIGH)</sub> = −2.0 mA                                                            | V <sub>DDIO</sub> - 0.4 | _    | _   | V    |
| V <sub>SO_LOW</sub>               | SO, SDA, SLK low-state output voltage with I <sub>SO(HIGH)</sub> = -2.0 mA                                                   | _                       | _    | 0.4 | V    |
| CSB <sub>WU_FLT</sub>             | CSB wake-up de-glitch filter, low to high transition                                                                         | _                       | 50   | _   | μs   |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                   | Parameter                                                                                                                          | Min   | Тур   | Max | Unit |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----|------|
| System timing            |                                                                                                                                    |       |       |     |      |
| t <sub>CELL_CONV</sub>   | Time needed to acquire all 6 cell voltages and the current after an on demand conversion                                           |       |       |     | μs   |
|                          | 13-bit resolution                                                                                                                  | _     | 41    |     |      |
|                          | 14-bit resolution                                                                                                                  | _     | 57    | _   |      |
|                          | 15-bit resolution                                                                                                                  | _     | 89    |     |      |
|                          | 16-bit resolution                                                                                                                  | _     | 152   |     |      |
| t <sub>SYNC</sub>        | V/I synchronization time                                                                                                           |       |       |     | μs   |
|                          | ADC1-A,B at 13 bit, ADC2 at 13 bit                                                                                                 | _     | 41.39 |     |      |
|                          | ADC1-A,B at 14 bit, ADC2 at 13 bit                                                                                                 | _     | 42.71 |     |      |
|                          | ADC1-A,B at 15 bit, ADC2 at 13 bit                                                                                                 | _     | 47.37 |     |      |
|                          | ADC1-A,B at 16 bit, ADC2 at 13 bit                                                                                                 | _     | 95.14 | _   |      |
| t <sub>SYNC</sub>        | V/I synchronization time                                                                                                           |       |       |     | μs   |
|                          | ADC1-A,B at 13 bit, ADC2 at 14 bit                                                                                                 | _     | 46.73 | _   |      |
|                          | ADC1-A,B at 14 bit, ADC2 at 14 bit                                                                                                 | _     | 48.05 |     |      |
|                          | ADC1-A,B at 15 bit, ADC2 at 14 bit                                                                                                 | _     | 50.71 | _   |      |
|                          | ADC1-A,B at 16 bit, ADC2 at 14 bit                                                                                                 | _     | 92.47 | _   |      |
| t <sub>SYNC</sub>        | V/I synchronization time                                                                                                           |       |       |     | μs   |
|                          | ADC1-A,B at 13 bit, ADC2 at 15 bit                                                                                                 | _     | 57.39 |     |      |
|                          | ADC1-A,B at 14 bit, ADC2 at 15 bit                                                                                                 | _     | 58.71 | _   |      |
|                          | ADC1-A,B at 15 bit, ADC2 at 15 bit                                                                                                 | _     | 61.37 | _   |      |
|                          | ADC1-A,B at 16 bit, ADC2 at 15 bit                                                                                                 | _     | 87.14 | _   |      |
| t <sub>SYNC</sub>        | V/I synchronization time                                                                                                           |       |       |     | μs   |
|                          | ADC1-A,B at 13 bit, ADC2 at 16 bit                                                                                                 | _     | 78.73 | _   |      |
|                          | ADC1-A,B at 14 bit, ADC2 at 16 bit                                                                                                 | _     | 80.05 | _   |      |
|                          | ADC1-A,B at 15 bit, ADC2 at 16 bit                                                                                                 | _     | 82.71 | _   |      |
|                          | ADC1-A,B at 16 bit, ADC2 at 16 bit                                                                                                 | _     | 88.02 | _   |      |
| t <sub>VPWR(READY)</sub> | Time after VPWR connection for the IC to be ready for initialization                                                               | _     | _     | 5.0 | ms   |
| t <sub>WAKE-UP</sub>     | Power up duration                                                                                                                  | _     | _     | 440 | μs   |
| t <sub>WAKE_DELAY</sub>  | Time between wake pulses                                                                                                           | _     | 600   | _   | μs   |
| t <sub>NOWUP</sub>       | Time, starting from the first SOM received, to go back to Sleep/Idle mode time after receiving incomplete TPL bus wake-up sequence | _     | _     | 1.3 | ms   |
| t <sub>IDLE</sub>        | Idle timeout after POR                                                                                                             | _     | 60    | _   | s    |
| t <sub>BALANCE</sub>     | Cell balance timer range                                                                                                           | 0.5   | _     | 511 | min  |
| t <sub>CYCLE</sub>       | Cyclic acquisition timer range                                                                                                     | 0.0   | _     | 8.5 | s    |
| t <sub>FAULT</sub>       | Fault detection to activation of fault pin                                                                                         |       |       |     | μs   |
|                          | Normal mode                                                                                                                        | _     | _     | 56  |      |
| t <sub>DIAG</sub>        | Diagnostic mode timeout                                                                                                            | 0.047 | 1.0   | 8.5 | s    |
| t <sub>EOC</sub>         | SOC to data ready (includes post processing of data)                                                                               |       |       |     | μs   |
|                          | 13-bit resolution                                                                                                                  | _     | 148   | _   |      |
|                          | 14-bit resolution                                                                                                                  | _     | 201   | _   |      |
|                          | 15-bit resolution                                                                                                                  | _     | 307   | _   |      |
|                          | 16-bit resolution                                                                                                                  | _     | 520   | _   |      |
| t <sub>SETTLE</sub>      | Time after SOC to begin converting with ADC1-A,B                                                                                   | _     | 12.28 | _   | μs   |

MC33772C

All information provided in this document is subject to legal disclaimers.

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                    | Parameter                                                                                                                                                                                                                   | Min | Тур          | Max | Unit |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------|-----|------|
| t <sub>CLST_TPL</sub>     | Time needed to send an SOC command and read back 6 cell voltages, 7 temperatures, 1 current, and 1 coulomb counter with TPL communication working at                                                                        |     |              |     | ms   |
|                           | 2.0 Mbit/s and ADC1-A,B configured as follows (with ADC_CFG[AVG] = 0):                                                                                                                                                      |     |              |     |      |
|                           | 13-bit resolution                                                                                                                                                                                                           | _   | 0.79         | _   |      |
|                           | 14-bit resolution                                                                                                                                                                                                           | _   | 0.85         | _   |      |
|                           | 15-bit resolution                                                                                                                                                                                                           | _   | 0.95<br>1.16 | _   |      |
|                           | 16-bit resolution                                                                                                                                                                                                           |     | 1.10         | _   |      |
| t <sub>CLST_SPI</sub>     | Time needed to send an SOC command and read back 6 cell voltages, 7 temperatures, 1 current, and 1 coulomb counter with SPI communication working at 4.0 Mbit/s and ADC1-A,B configured as follows (with ADC_CFG[AVG] = 0): |     |              |     | ms   |
|                           | 13-bit resolution                                                                                                                                                                                                           | _   | 0.48         | _   |      |
|                           | 14-bit resolution                                                                                                                                                                                                           | _   | 0.54         | _   |      |
|                           | 15-bit resolution                                                                                                                                                                                                           | _   | 0.64         | _   |      |
|                           | 16-bit resolution                                                                                                                                                                                                           |     | 0.86         | _   |      |
| t <sub>I2C_DOWNLOAD</sub> | WNLOAD Time to download EEPROM calibration after POR                                                                                                                                                                        |     | _            | 1.0 | ms   |
| t <sub>I2C_ACCESS</sub>   | EEPROM access time, EEPROM write (depends on device selection)                                                                                                                                                              | _   | 5.0          | _   | ms   |
| WAVE_DC_BITx              | Daisy chain duty cycle off time<br>t <sub>WAVE_DC_BITx</sub> = 00                                                                                                                                                           | _   | 500          | _   | μs   |
| t <sub>WAVE_DC_BITx</sub> | Daisy chain duty cycle off time                                                                                                                                                                                             |     |              |     | ms   |
|                           | t <sub>WAVE_DC_BITx</sub> = 01                                                                                                                                                                                              | _   | 1.0          | _   |      |
| twave_dc_bitx             | Daisy chain duty cycle off time<br>t <sub>WAVE_DC_BITx</sub> = 10                                                                                                                                                           | _   | 10           | _   | ms   |
| twave_dc_bitx             | Daisy chain duty cycle off time<br>t <sub>WAVE_DC_BITx</sub> = 11                                                                                                                                                           | _   | 100          | _   | ms   |
| twave_dc_on               | Daisy chain duty cycle on time                                                                                                                                                                                              | _   | 500          | _   | μs   |
| t <sub>COM_LOSS</sub>     | Time out to reset the IC in the absence of communication                                                                                                                                                                    | _   | 1024         | _   | ms   |
| SPI interface             |                                                                                                                                                                                                                             |     |              | 1   |      |
| t <sub>TD</sub>           | Sequential data transfer delay in SPI mode (N)                                                                                                                                                                              | 1.0 | _            | _   | μs   |
| F <sub>SCK</sub>          | SCLK frequency                                                                                                                                                                                                              | _   | _            | 4.0 | MHz  |
| t <sub>sck_H</sub>        | SCLK high time (A)                                                                                                                                                                                                          | 125 | _            | _   | ns   |
| t <sub>sck_L</sub>        | SCLK high time (B)                                                                                                                                                                                                          | 125 | _            | _   | ns   |
| t <sub>sck</sub>          | SCLK period (A+B)                                                                                                                                                                                                           | 250 | _            | _   | ns   |
| t <sub>FALL</sub>         | SCLK falling time                                                                                                                                                                                                           | _   | _            | 15  | ns   |
| t <sub>RISE</sub>         | SCLK rising time                                                                                                                                                                                                            | _   | _            | 15  | ns   |
| t <sub>SET</sub>          | SCLK setup time (O)                                                                                                                                                                                                         | 20  | _            | _   | ns   |
| t <sub>HOLD</sub>         | SCLK hold time (P)                                                                                                                                                                                                          | 20  | _            | _   | ns   |
| t <sub>SI_SETUP</sub>     | SI setup time (F)                                                                                                                                                                                                           | 40  | _            | _   | ns   |
| t <sub>SI_HOLD</sub>      | SI hold time (G)                                                                                                                                                                                                            | 40  | _            | _   | ns   |
| t <sub>so_valid</sub>     | SO data valid, rising edge of SCLK to SO data valid (I)                                                                                                                                                                     | _   | _            | 40  | ns   |

MC33772C

All information provided in this document is subject to legal disclaimers.

Battery cell controller IC

Table 9. Static and dynamic electrical characteristics...continued

Characteristics noted under conditions:  $6.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (SPI mode) or  $7.0 \text{ V} \le V_{PWR} \le 30 \text{ V}$  (TPL mode),  $-40 \text{ °C} \le T_A \le 125 \text{ °C}$  (SPI mode) or  $-40 \text{ °C} \le T_A \le 105 \text{ °C}$  (TPL mode), GND = 0 V, unless otherwise stated. Typical values refer to  $V_{PWR} = 24 \text{ V}$ ,  $T_A = 25 \text{ °C}$ , unless otherwise noted.

| Symbol                  | Parameter                                                                   | Min  | Тур | Max  | Unit |
|-------------------------|-----------------------------------------------------------------------------|------|-----|------|------|
| t <sub>SO_EN</sub>      | SO enable time (H)                                                          | _    | _   | 40   | ns   |
| t <sub>SO_DISABLE</sub> | SO disable time (K)                                                         | _    | _   | 40   | ns   |
| t <sub>CSB_LEAD</sub>   | CSB lead time (L)                                                           | 100  | _   | _    | ns   |
| t <sub>CSB_LAG</sub>    | CSB lag time (M)                                                            | 100  | _   | _    | ns   |
| TPL interface (         | MCU)                                                                        | 1.   | -   | -    |      |
| t <sub>MCU_RES</sub>    | Time between two consecutive message request transmitted by MCU             | 4.0  | _   | _    | μs   |
| t <sub>WU_Wait</sub>    | Time the MCU shall wait after sending first wake-up message per MC33772C IC | 0.75 | _   | _    | ms   |
| TPL interface (         | MC33772C)                                                                   |      |     | -    |      |
| t <sub>TPL_TD</sub>     | Sequential data transfer delay in TPL mode                                  | _    | 4.0 | _    | μs   |
| t <sub>TPL</sub>        | Transmit pulse duration                                                     | _    | 208 | _    | ns   |
| t <sub>port_delay</sub> | Port delay introduced by each repeater in MC33772C                          | _    | _   | 0.95 | μs   |
| t <sub>RES</sub>        | Slave response after read command                                           |      | 5.0 | _    | μs   |
| V <sub>RDTX</sub> INTH  | Differential receiver threshold                                             |      | 580 | _    | mV   |
| t <sub>EOM</sub>        | Message timeout duration                                                    |      | 250 | _    | μs   |

### 7.5 Timing diagrams



## 8 Packaging

### 8.1 Package mechanical dimensions

Package dimensions are provided in package drawings. To find the most current package outline drawing, go to <a href="www.nxp.com">www.nxp.com</a> and perform a keyword search for the document number of the drawings.

Table 10. Package Outline

| Package        | Suffix | Package outline drawing number |
|----------------|--------|--------------------------------|
| 48-pin LQFP-EP | AE     | SOT1571-1                      |

Downloaded from Arrow.com.

### Battery cell controller IC



MC33772C

All information provided in this document is subject to legal disclaimers.

### Battery cell controller IC



MC33772C

All information provided in this document is subject to legal disclaimers.

#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. PIN 1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.
- 4. DATUMS A, B AND D TO BE DETERMINED AT DATUM PLANE H.
- 5. DIMENSION TO BE DETERMINED AT SEATING PLANE C.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE UPPER LIMIT BY MORE THAN 0.08MM AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD SHALL NOT BE LESS THAN 0.07MM.
- THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25MM PER SIDE. THIS DIMENSION IS MAXIMUM PLASTIC BODY SIZE DIMENSION INCLUDING MOLD MISMATCH.
- & EXACT SHAPE OF EACH CORNER IS OPTIONAL.
- A HATCHED AREA TO BE KEEP OUT ZONE FOR PCB ROUTING.

| © NXP SEMICONDUC           | DATE: 1          | 4 DEC 2017      |           |  |
|----------------------------|------------------|-----------------|-----------|--|
| MECHANICAL OUTLINE         | STANDARD:        | DRAWING NUMBER: | REVISION: |  |
| PRINT VERSION NOT TO SCALE | JEDEC MS-026 BBC | SOT1571-1       | F         |  |

Figure 6. Package outline

MC33772C

All information provided in this document is subject to legal disclaimers.

# 9 Revision history

### **Revision history**

| Revision | Date     | Description                                  |
|----------|----------|----------------------------------------------|
| v.3      | 20210604 | update to align with data sheet MC33772C v.3 |
| v.2      | 20210310 | update to align with preliminary data sheet  |
| v.1      | 20200324 | initial version                              |

# 10 Legal information

#### 10.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### 10.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 10.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

 $\ensuremath{\mathsf{NXP}}$  — wordmark and logo are trademarks of NXP B.V.

MC33772C

All information provided in this document is subject to legal disclaimers.

# Battery cell controller IC

## **Tables**

| Tab. 1. Part number breakdown                                                                         |                                         |   | Tab. 7.<br>Tab. 8.<br>Tab. 9. | Maximum ratings<br>Thermal ratings<br>Static and dynamic electrical | 10 |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------|---|-------------------------------|---------------------------------------------------------------------|----|
| Tab. 4.Current orderable part table5Tab. 5.Pin definitions6Tab. 6.Ratings vs. operating requirements8 |                                         | 6 | Tab. 10.                      | characteristicsPackage Outline                                      |    |
| Figui                                                                                                 | res                                     |   |                               |                                                                     |    |
| Fig. 1.                                                                                               | Simplified application diagram, SPI use |   | Fig. 3.                       | Pinout diagram                                                      | 6  |
|                                                                                                       | case                                    | 2 | Fig. 4.                       | Low-voltage SPI interface timing                                    | 19 |
| Fig. 2.                                                                                               | Simplified application diagram, TPL use |   | Fig. 5.                       | Transformer communication signaling                                 | 19 |
|                                                                                                       | case                                    | 3 | Fig. 6                        | Package outline                                                     | 21 |

### **Contents**

| 1   | General description                | 1  |
|-----|------------------------------------|----|
| 2   | Features                           |    |
| 3   | Simplified application diagram     | 2  |
| 4   | Applications                       |    |
| 5   | Ordering information               |    |
| 5.1 | Part numbers definition            | 4  |
| 5.2 | Part numbers list                  | 5  |
| 6   | Pinning information                | 6  |
| 6.1 | Pinout diagram                     |    |
| 6.2 | Pin definitions                    |    |
| 7   | General product characteristics    | 8  |
| 7.1 | Ratings and operating requirements |    |
|     | relationship                       | 8  |
| 7.2 | Maximum ratings                    |    |
| 7.3 | Thermal characteristics            |    |
| 7.4 | Electrical characteristics         | 11 |
| 7.5 | Timing diagrams                    | 19 |
| 8   | Packaging                          |    |
| 8.1 | Package mechanical dimensions      |    |
| 9   | Revision history                   |    |
| 10  | Legal information                  |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2021.

All rights reserved.