74F269 8-bit bidirectional binary counter Rev. 6 – 14 December 2011

**Product data sheet** 

### 1. General description

The 74F269 is a fully synchronous 8-stage up/down counter featuring a preset capability for programmable operation, carry look-ahead for easy cascading and a  $U/\overline{D}$  input to control the direction of counting. All state changes, whether in counting or parallel loading, are initiated by the rising edge of the clock.

### 2. Features and benefits

- Synchronous counting and loading
- Built-in look-ahead carry capability
- Count frequency 115 MHz (typical)
- Supply current 95 mA (typical)

# 3. Ordering information

#### Table 1.Ordering information

| Type number | Package           | skage  |                                                                      |          |  |  |  |  |  |  |
|-------------|-------------------|--------|----------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name   | me Description                                                       |          |  |  |  |  |  |  |
| N74F269D    | 0 °C to 70 °C     | SO24   | plastic small outline package; 24 leads;<br>body width 7.5 mm        | SOT137-1 |  |  |  |  |  |  |
| N74F269DB   | 0 °C to 70 °C     | SSOP24 | plastic shrink small outline package; 24 leads;<br>body width 5.3 mm | SOT340-1 |  |  |  |  |  |  |



8-bit bidirectional binary counter

74F269

## 4. Functional diagram



74F269

### 8-bit bidirectional binary counter

74F269



**Product data sheet** 

### 8-bit bidirectional binary counter

74F269



Product data sheet

# 5. Pinning information

### 5.1 Pinning



### 5.2 Pin description

#### Table 2.Pin description

| Symbol          | Pin                            | Description                              | Unit load<br>HIGH/LOW | Load value <sup>[1]</sup><br>HIGH/LOW |
|-----------------|--------------------------------|------------------------------------------|-----------------------|---------------------------------------|
| U/D             | 1                              | up or down count control input           | 1.0/1.0               | 20 µA/0.6 mA                          |
| Q0 to Q7        | 2, 3, 4, 5, 6, 8, 9, 10        | data output                              | 50/33                 | 1.0 mA/20 mA                          |
| GND             | 7                              | ground (0 V)                             | -                     | -                                     |
| CP              | 11                             | clock input                              | 1.0/1.0               | 20 µA/0.6 mA                          |
| CEP             | 12                             | count enable parallel input (active LOW) | 1.0/1.0               | 20 µA/0.6 mA                          |
| CET             | 13                             | count enable trickle input (active LOW)  | 1.0/1.0               | 20 µA/0.6 mA                          |
| TC              | 14                             | terminal count output (active LOW)       | 50/33                 | 1.0 mA/20 mA                          |
| D0 to D7        | 23, 22, 21, 20, 18, 17, 16, 15 | data input                               | 1.0/1.0               | 20 µA/0.6 mA                          |
| V <sub>CC</sub> | 19                             | supply voltage                           | -                     | -                                     |
| PE              | 24                             | parallel enable input (active LOW)       | 1.0/1.0               | 20 µA/0.6 mA                          |
|                 |                                |                                          |                       |                                       |

[1] One FAST Unit Load (UL) is defined as 20  $\mu A$  in HIGH state, 0.6  $\mu A$  in LOW state.

### 6. Functional description

### 6.1 Function table

#### Table 3. Function table<sup>[1]</sup>

| Operating modes          | Input      | Input |     |     |    |    |            | Output |  |
|--------------------------|------------|-------|-----|-----|----|----|------------|--------|--|
|                          | СР         | U/D   | CEP | CET | PE | Dn | Qn         | тс     |  |
| Parallel load (Dn to Qn) | ↑          | Х     | Х   | Х   | I  | I  | L          | *      |  |
|                          | $\uparrow$ | Х     | Х   | Х   | I  | h  | Н          | *      |  |
| Count up (increment)     | $\uparrow$ | h     | I   | I   | h  | Х  | count up   | *      |  |
| Count down (decrement)   | $\uparrow$ | I     | I   | I   | h  | Х  | count down | *      |  |
| Hold (do nothing)        | $\uparrow$ | Х     | h   | I   | h  | Х  | qn         | *      |  |
|                          | $\uparrow$ | Х     | Х   | h   | h  | Х  | qn         | Н      |  |

[1] H = HIGH voltage level steady state

h=HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition

L = LOW voltage level steady state

I = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition

qn = Lower case letters indicate state of referenced output prior to the LOW-to-HIGH clock transition

X = don't care

 $\uparrow$  = LOW-to-HIGH clock transition

\* = The  $\overline{\text{TC}}$  is LOW when  $\overline{\text{CET}}$  is LOW and the counter is at terminal count

Terminal count up is with all Qn outputs HIGH and terminal count down is with all Qn outputs LOW.

# 8-bit bidirectional binary counter

74F269



74F269

Product data sheet

# 7. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                  |                        | •••                  |                 |      |      |
|------------------|------------------------|----------------------|-----------------|------|------|
| Symbol           | Parameter              | Conditions           | Min             | Max  | Unit |
| V <sub>CC</sub>  | supply voltage         |                      | -0.5            | +7.0 | V    |
| VI               | input voltage          |                      | <u>[1]</u> –0.5 | +7.0 | V    |
| Vo               | output voltage         | output in HIGH-state | <u>[1]</u> –0.5 | +5.5 | V    |
| l <sub>IK</sub>  | input clamping current | V <sub>1</sub> < 0 V | -30             | +5   | mA   |
| lo               | output current         | output in LOW-state  | -               | 40   | mA   |
| T <sub>amb</sub> | ambient temperature    | in free air          | [2] 0           | 70   | °C   |
| T <sub>stg</sub> | storage temperature    |                      | -65             | +150 | °C   |
|                  |                        |                      |                 |      |      |

[1] The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

[2] The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

# 8. Recommended operating conditions

|                 | 1 0                       |            |     |     |     |      |
|-----------------|---------------------------|------------|-----|-----|-----|------|
| Symbol          | Parameter                 | Conditions | Min | Тур | Max | Unit |
| V <sub>CC</sub> | supply voltage            |            | 4.5 | 5.0 | 5.5 | V    |
| V <sub>IH</sub> | HIGH-level input voltage  |            | 2.0 | -   | -   | V    |
| V <sub>IL</sub> | LOW-level input voltage   |            | -   | -   | 0.8 | V    |
| I <sub>IK</sub> | input clamping current    |            | -   | -   | -18 | mA   |
| I <sub>OH</sub> | HIGH-level output current |            | -1  | -   | -   | mA   |
| I <sub>OL</sub> | LOW-level output current  |            | -   | -   | 20  | mA   |

# 9. Static characteristics

| Symbol          | Parameter                | Conditions                                                                                                             |     |      | 25 °C                |     | –40 °C t | o +85 °C | Unit |
|-----------------|--------------------------|------------------------------------------------------------------------------------------------------------------------|-----|------|----------------------|-----|----------|----------|------|
|                 |                          |                                                                                                                        |     | Min  | Typ <mark>[1]</mark> | Max | Min      | Max      |      |
| V <sub>IK</sub> | input clamping voltage   | $V_{CC} = 4.5 \text{ V}; \text{ I}_{IK} = -18 \text{ mA}$                                                              |     | -1.2 | -0.73                | -   | -1.2     | -        | V    |
| V <sub>OH</sub> | HIGH-level output        | $V_{CC}$ = 4.5 V; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                                                       |     |      |                      |     |          |          |      |
|                 | voltage                  | $V_{CC} = \pm 10$ %; $I_{OH} = -1$ mA                                                                                  |     | -    | -                    | -   | 2.5      | -        | V    |
|                 |                          | $V_{CC} = \pm 5$ %; $I_{OH} = -1$ mA                                                                                   |     | -    | 3.4                  | -   | 2.7      | -        | V    |
| V <sub>OL</sub> | LOW-level output voltage | $\label{eq:V_CC} \begin{array}{l} V_{CC} = 4.5 \ V; \ I_{OL} = 20 \ mA; \\ V_{I} = V_{IL} \ or \ V_{IH} \end{array}$   |     |      |                      |     |          |          |      |
|                 |                          | V <sub>CC</sub> = ±10 %                                                                                                |     | -    | 0.30                 | -   | -        | 0.50     | V    |
|                 |                          | $V_{CC} = \pm 5 \%$                                                                                                    |     | -    | 0.30                 | -   | -        | 0.50     | V    |
| li –            | input leakage current    | $V_{CC} = 5.5 \text{ V}; \text{ V}_{I} = 7.0 \text{ V}$                                                                |     | -    | -                    | -   | -        | 100      | μA   |
| I <sub>IH</sub> | HIGH-level input current | $V_{CC} = 5.5 \text{ V}; \text{ V}_{I} = 2.7 \text{ V}$                                                                |     | -    | -                    | -   | -        | 20       | μA   |
| IIL             | LOW-level input current  | $V_{CC} = 5.5 \text{ V}; \text{ V}_{I} = 0.5 \text{ V}$                                                                |     | -    | -                    | -   | -        | -0.6     | mA   |
| lo              | output current           | $V_{CC} = 5.5 V$                                                                                                       | [2] | -    | -                    | -   | -60      | -150     | mA   |
| I <sub>CC</sub> | supply current           | $\overline{PE} = \overline{CET} = \overline{CEP} = U/\overline{D} = GND;$<br>V <sub>CC</sub> = 5.5 V; CP = rising edge |     |      |                      |     |          |          |      |
|                 |                          | Dn: V <sub>I</sub> = 4.5 V                                                                                             |     | -    | 93                   | -   | -        | 120      | mA   |
|                 |                          | Dn: V <sub>I</sub> = GND                                                                                               |     | -    | 98                   | -   | -        | 125      | mA   |

#### Table 6. Static characteristics

[1] All typical values are measured at  $V_{CC}$  = 5 V.

[2] Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

# **10.** Dynamic characteristics

#### Table 7.Dynamic characteristics

GND = 0 V; for test circuit, see <u>Figure 13</u>.

| Symbol           | Parameter         | Conditions                                                |     | ; V <sub>CC</sub> = | 5.0 V | 0 °C to<br>V <sub>CC</sub> = 5.0 | Unit |    |
|------------------|-------------------|-----------------------------------------------------------|-----|---------------------|-------|----------------------------------|------|----|
|                  |                   |                                                           | Min | Тур                 | Max   | Min                              | Max  |    |
| t <sub>PLH</sub> | LOW to HIGH       | CP to Qn; load; $\overline{PE}$ = LOW; see Figure 7       | 3.0 | 6.0                 | 8.5   | 3.0                              | 9.0  | ns |
|                  | propagation delay | CP to Qn; count; $\overline{PE}$ = HIGH; see Figure 7     | 3.0 | 6.0                 | 9.0   | 3.0                              | 10.0 | ns |
|                  |                   | CP to TC; see Figure 7                                    | 4.5 | 6.5                 | 9.5   | 4.0                              | 10.5 | ns |
|                  |                   | CET to TC; see Figure 8                                   | 3.5 | 6.0                 | 9.0   | 3.0                              | 10.0 | ns |
|                  |                   | U/D to TC; see Figure 9                                   | 4.5 | 7.0                 | 9.0   | 4.0                              | 10.0 | ns |
| t <sub>PHL</sub> | HIGH to LOW       | CP to Qn; load; $\overline{PE}$ = LOW; see Figure 7       | 4.0 | 6.5                 | 8.5   | 4.0                              | 9.0  | ns |
|                  | propagation delay | CP to Qn; count; $\overline{PE}$ = HIGH; see Figure 7     | 4.5 | 7.0                 | 10.0  | 4.0                              | 10.5 | ns |
|                  |                   | CP to TC; see Figure 7                                    | 5.0 | 6.5                 | 9.5   | 5.0                              | 10.0 | ns |
|                  |                   | CET to TC; see Figure 8                                   | 3.0 | 6.5                 | 9.0   | 3.0                              | 10.0 | ns |
|                  |                   | $U/\overline{D}$ to $\overline{TC}$ ; see <u>Figure 9</u> | 4.5 | 7.0                 | 9.5   | 4.0                              | 10.0 | ns |

**Product data sheet** 

74F269

8-bit bidirectional binary counter

| Symbol             | Parameter            | Conditions                            |     | V <sub>CC</sub> = | 5.0 V |     | 70 °C;<br>V ± 0.5 V | Unit |
|--------------------|----------------------|---------------------------------------|-----|-------------------|-------|-----|---------------------|------|
|                    |                      |                                       | Min | Тур               | Max   | Min | Max                 |      |
| t <sub>su(H)</sub> | set-up time HIGH     | Dn to CP; see Figure 10               | 3.5 | -                 | -     | 2.5 | -                   | ns   |
|                    |                      | PE to CP; see Figure 10               | 5.5 | -                 | -     | 5.5 | -                   | ns   |
|                    |                      | CEP or CET to CP; see Figure 11       | 6.0 | -                 | -     | 5.0 | -                   | ns   |
|                    |                      | $U/\overline{D}$ to CP; see Figure 12 | 8.0 | -                 | -     | 6.5 | -                   | ns   |
| t <sub>su(L)</sub> | set-up time LOW      | Dn to CP; see Figure 10               | 3.5 | -                 | -     | 2.5 | -                   | ns   |
|                    |                      | PE to CP; see Figure 10               | 6.5 | -                 | -     | 6.5 | -                   | ns   |
|                    |                      | CEP or CET to CP; see Figure 11       | 8.0 | -                 | -     | 6.5 | -                   | ns   |
|                    |                      | U/D to CP; see Figure 12              | 6.5 | -                 | -     | 6.5 | -                   | ns   |
| t <sub>h(H)</sub>  | hold time HIGH       | Dn to CP; see Figure 10               | 1.0 | -                 | -     | 0   | -                   | ns   |
|                    |                      | PE to CP; see Figure 10               | 0   | -                 | -     | 0   | -                   | ns   |
|                    |                      | CEP or CET to CP; see Figure 11       | 0   | -                 | -     | 0   | -                   | ns   |
|                    |                      | $U/\overline{D}$ to CP; see Figure 12 | 0   | -                 | -     | 0   | -                   | ns   |
| t <sub>h(L)</sub>  | hold time LOW        | Dn to CP; see Figure 10               | 1.0 | -                 | -     | 1.0 | -                   | ns   |
|                    |                      | PE to CP; see Figure 10               | 0   | -                 | -     | 0   | -                   | ns   |
|                    |                      | CEP or CET to CP; see Figure 11       | 0   | -                 | -     | 0   | -                   | ns   |
|                    |                      | U/D to CP; see Figure 12              | 0   | -                 | -     | 0   | -                   | ns   |
| t <sub>WH</sub>    | pulse width HIGH     | CP; see Figure 7                      | 4.0 | -                 | -     | 4.0 | -                   | ns   |
| t <sub>WL</sub>    | pulse width LOW      | CP; see Figure 7                      | 4.5 | -                 | -     | 5.0 | -                   | ns   |
| f <sub>max</sub>   | maximum<br>frequency | see Figure 7                          | 100 | 115               | -     | 85  | -                   | MHz  |

# Table 7.Dynamic characteristics ... continuedGND = 0 V; for test circuit, see Figure 13.

### **11. Waveforms**



74F269

# 8-bit bidirectional binary counter

74F269







74F269

Product data sheet

#### 8-bit bidirectional binary counter

74F269



The shaded areas indicate when the input is permitted to change for predictable output performance. Measurement points are given in Table 8.  $V_M = 1.5 \text{ V}$ 

 $V_{OL}$  and  $V_{OH}$  are the typical output voltage levels that occur with the output load.

Fig 12. Up/down count control input (U/D) and clock input (CP) set-up and hold times

#### 8-bit bidirectional binary counter



| Input |       |        |                                 | Load  |       | V <sub>EXT</sub>                    |                                     |                                     |
|-------|-------|--------|---------------------------------|-------|-------|-------------------------------------|-------------------------------------|-------------------------------------|
| VI    | fı    | tw     | t <sub>r</sub> , t <sub>f</sub> | CL    | RL    | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |
| 3.0 V | 1 MHz | 500 ns | $\leq$ 2.5 ns                   | 50 pF | 500 Ω | open                                | open                                | 7.0 V                               |



8-bit bidirectional binary counter

## 12. Package outline



#### Fig 14. Package outline SOT137-1 (SO24)

74F269 Product data sheet



#### Fig 15. Package outline SOT340-1 (SSOP24)

All information provided in this document is subject to legal disclaimers.

74F269

# **13. Abbreviations**

| Table 9. | Abbreviations                                   |
|----------|-------------------------------------------------|
| Acronym  | Description                                     |
| BiCMOS   | Bipolar Complementary Metal-Oxide Semiconductor |
| DUT      | Device Under Test                               |
| ESD      | ElectroStatic Discharge                         |
| HBM      | Human Body Model                                |
| MM       | Machine Model                                   |
|          |                                                 |

# 14. Revision history

#### Table 10. Revision history

| 74F269 v.6       20111214       Product data sheet       -       74F269 v.5         Modifications:       •       Legal pages updated.       -       74F269 v.4         74F269 v.5       20100325       Product data sheet       -       74F269 v.4         74F269 v.4       20100308       Product data sheet       -       74F269 v.3         74F269 v.3       20100126       Product data sheet       -       74F269 v.2         74F269 v.2       19960105       Product specification       -       74F269 v.1 | Document ID    | Release date                    | Data sheet status     | Change notice | Supersedes |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------|-----------------------|---------------|------------|
| 74F269 v.5       20100325       Product data sheet       -       74F269 v.4         74F269 v.4       20100308       Product data sheet       -       74F269 v.3         74F269 v.3       20100126       Product data sheet       -       74F269 v.2                                                                                                                                                                                                                                                               | 74F269 v.6     | 20111214                        | Product data sheet    | U U           | 74F269 v.5 |
| 74F269 v.4       20100308       Product data sheet       -       74F269 v.3         74F269 v.3       20100126       Product data sheet       -       74F269 v.2                                                                                                                                                                                                                                                                                                                                                   | Modifications: | <ul> <li>Legal pages</li> </ul> | s updated.            |               |            |
| 74F269 v.3         20100126         Product data sheet         -         74F269 v.2                                                                                                                                                                                                                                                                                                                                                                                                                               | 74F269 v.5     | 20100325                        | Product data sheet    | -             | 74F269 v.4 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 74F269 v.4     | 20100308                        | Product data sheet    | -             | 74F269 v.3 |
| 74F269 v.2 19960105 Product specification - 74F269 v.1                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 74F269 v.3     | 20100126                        | Product data sheet    | -             | 74F269 v.2 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 74F269 v.2     | 19960105                        | Product specification | -             | 74F269 v.1 |

### **15. Legal information**

#### 15.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

74F269

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

Product data sheet

Rev. 6 — 14 December 2011

# 74F269

#### 8-bit bidirectional binary counter

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

### 16. Contact information

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

# 74F269

#### 8-bit bidirectional binary counter

### **17. Contents**

| 1    | General description 1              |
|------|------------------------------------|
| 2    | Features and benefits 1            |
| 3    | Ordering information 1             |
| 4    | Functional diagram 2               |
| 5    | Pinning information 5              |
| 5.1  | Pinning 5                          |
| 5.2  | Pin description 5                  |
| 6    | Functional description 6           |
| 6.1  | Function table 6                   |
| 7    | Limiting values 8                  |
| 8    | Recommended operating conditions 8 |
| 9    | Static characteristics 9           |
| 10   | Dynamic characteristics 9          |
| 11   | Waveforms 10                       |
| 12   | Package outline 14                 |
| 13   | Abbreviations 16                   |
| 14   | Revision history 16                |
| 15   | Legal information 17               |
| 15.1 | Data sheet status 17               |
| 15.2 | Definitions 17                     |
| 15.3 | Disclaimers                        |
| 15.4 | Trademarks                         |
| 16   | Contact information 18             |
| 17   | Contents 19                        |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 14 December 2011 Document identifier: 74F269