# Low-Voltage CMOS Dual D-Type Flip-Flop

# With 5 V-Tolerant Inputs

The MC74LCX74 is a high performance, dual D-type flip-flop with asynchronous clear and set inputs and complementary  $(O, \overline{O})$  outputs. It operates from a 2.3 to 3.6 V supply. High impedance TTL compatible inputs significantly reduce current loading to input drivers while TTL compatible outputs offer improved switching noise performance. A  $V_I$  specification of 5.5 V allows MC74LCX74 inputs to be safely driven from 5.0 V devices.

The MC74LCX74 consists of 2 edge-triggered flip-flops with individual D-type inputs. The flip-flop will store the state of individual D inputs, that meet the setup and hold time requirements, on the LOW-to-HIGH Clock (CP) transition.

#### **Features**

- Designed for 2.3 V to 3.6 V V<sub>CC</sub> Operation
- 5.0 V Tolerant Inputs Interface Capability With 5.0 V TTL Logic
- LVTTL Compatible
- LVCMOS Compatible
- 24 mA Balanced Output Sink and Source Capability
- Near Zero Static Supply Current in All Three Logic States (10 μA)
   Substantially Reduces System Power Requirements
- Latchup Performance Exceeds 500 mA
- ESD Performance: Human Body Model >2000 V Machine Model >200 V
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAMS



SOIC-14 D SUFFIX CASE 751A





TSSOP-14 DT SUFFIX CASE 948G



A = Assembly Location

L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or ■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 3 of this data sheet.







Figure 2. Logic Diagram

#### **PIN NAMES**

| Pins               | Function            |
|--------------------|---------------------|
| CP1, CP2           | Clock Pulse Inputs  |
| D1-D2              | Data Inputs         |
| CD1, CD2           | Direct Clear Inputs |
| SD1, SD2           | Direct Set Inputs   |
| On- <del>O</del> n | Outputs             |

#### **TRUTH TABLE**

| Inputs |     |     |    | Out | puts |                        |
|--------|-----|-----|----|-----|------|------------------------|
| SDn    | CDn | CPn | Dn | On  | Ōn   | Operating Mode         |
| L      | Н   | Х   | Х  | Н   | L    | Asynchronous Set       |
| Н      | L   | X   | Х  | L   | н    | Asynchronous Clear     |
| L      | L   | ×   | ×  | Н   | н    | Undetermined           |
| Н      | Н   | 1   | h  | Н   | L    |                        |
| Н      | Н   | 1   | I  | L   | Н    | Load and Read Register |
| Н      | Н   | 1   | Х  | NC  | NC   | Hold                   |

H = High Voltage Level

h = High Voltage Level One Setup Time Prior to the Low-to-High Clock Transition

L = Low Voltage Level

I = Low Voltage Level One Setup Time Prior to the Low-to-High Clock Transition

NC = No Change

X = High or Low Voltage Level and Transitions are Acceptable

= Low-to-High Transition

† = Not a Low-to-High Transition

For  $I_{CC}$  reasons, DO NOT FLOAT Inputs

#### **MAXIMUM RATINGS**

| Symbol           | Parameter                        | Value                             | Condition                            | Units |
|------------------|----------------------------------|-----------------------------------|--------------------------------------|-------|
| V <sub>CC</sub>  | DC Supply Voltage                | -0.5 to +7.0                      |                                      | V     |
| VI               | DC Input Voltage                 | $-0.5 \le V_{  } \le +7.0$        |                                      | V     |
| Vo               | DC Output Voltage                | $-0.5 \le V_{O} \le V_{CC} + 0.5$ | Output in HIGH or LOW State (Note 1) | V     |
| I <sub>IK</sub>  | DC Input Diode Current           | -50                               | V <sub>I</sub> < GND                 | mA    |
| I <sub>OK</sub>  | DC Output Diode Current          | -50                               | V <sub>O</sub> < GND                 | mA    |
|                  |                                  | +50                               | V <sub>O</sub> > V <sub>CC</sub>     | mA    |
| Io               | DC Output Source/Sink Current    | ±50                               |                                      | mA    |
| I <sub>CC</sub>  | DC Supply Current Per Supply Pin | ±100                              |                                      | mA    |
| I <sub>GND</sub> | DC Ground Current Per Ground Pin | ±100                              |                                      | mA    |
| T <sub>STG</sub> | Storage Temperature Range        | -65 to +150                       |                                      | °C    |
| MSL              | Moisture Sensitivity             |                                   | Level 1                              |       |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. I<sub>O</sub> absolute maximum rating must be observed.

#### RECOMMENDED OPERATING CONDITIONS

| Symbol          | Parameter                                                                                                                                                                              | Min        | Туре                 | Max              | Units |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------------------|------------------|-------|
| V <sub>CC</sub> | Supply Voltage Operating Data Retention Only                                                                                                                                           | 2.0<br>1.5 | 2.5, 3.3<br>2.5, 3.3 | 3.6<br>3.6       | V     |
| VI              | Input Voltage                                                                                                                                                                          | 0          |                      | 5.5              | V     |
| Vo              | Output Voltage (HIGH or LOW State)                                                                                                                                                     | 0          |                      | V <sub>CC</sub>  | V     |
| I <sub>OH</sub> | $ \begin{array}{l} \text{HIGH Level Output Current} \\ \text{$V_{CC} = 3.0 \ V - 3.6 \ V$} \\ \text{$V_{CC} = 2.7 \ V - 3.0 \ V$} \\ \text{$V_{CC} = 2.3 \ V - 2.7 \ V$} \end{array} $ |            |                      | -24<br>-12<br>-8 | mA    |
| I <sub>OL</sub> | LOW Level Output Current $V_{CC} = 3.0 \text{ V} - 3.6 \text{ V}$ $V_{CC} = 2.7 \text{ V} - 3.0 \text{ V}$ $V_{CC} = 2.3 \text{ V} - 2.7 \text{ V}$                                    |            |                      | +24<br>+12<br>+8 | mA    |
| T <sub>A</sub>  | Operating Free-Air Temperature                                                                                                                                                         | -40        |                      | +85              | °C    |
| Δt/ΔV           | Input Transition Rise or Fall Rate, $V_{IN}$ from 0.8 V to 2.0 V, $V_{CC}$ = 3.0 V                                                                                                     | 0          |                      | 10               | ns/V  |

#### **ORDERING INFORMATION**

| Device         | Package               | Shipping <sup>†</sup> |
|----------------|-----------------------|-----------------------|
| MC74LCX74DG    | SOIC-14<br>(Pb-Free)  | 55 Units / Rail       |
| MC74LCX74DR2G  | SOIC-14<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LCX74DTG   | TSSOP-14<br>(Pb-Free) | 96 Units / Rail       |
| MC74LCX74DTR2G | TSSOP-14<br>(Pb-Free) | 2500 Tape & Reel      |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### DC ELECTRICAL CHARACTERISTICS

|                  |                                       |                                                                                       | T <sub>A</sub> = -40°C | to +85°C |       |
|------------------|---------------------------------------|---------------------------------------------------------------------------------------|------------------------|----------|-------|
| Symbol           | Characteristic                        | Condition                                                                             | Min                    | Max      | Units |
| $V_{IH}$         | HIGH Level Input Voltage (Note 2)     | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V                                                       | 1.7                    |          | V     |
|                  |                                       | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V                                                       | 2.0                    |          |       |
| V <sub>IL</sub>  | LOW Level Input Voltage (Note 2)      | 2.3 V ≤ V <sub>CC</sub> ≤ 2.7 V                                                       |                        | 0.7      | V     |
|                  |                                       | 2.7 V ≤ V <sub>CC</sub> ≤ 3.6 V                                                       |                        | 0.8      | 1     |
| V <sub>OH</sub>  | HIGH Level Output Voltage             | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OH} = -100 \mu\text{A}$ | V <sub>CC</sub> - 0.2  |          | V     |
|                  |                                       | V <sub>CC</sub> = 2.3 V; I <sub>OH</sub> = -8 mA                                      | 1.8                    |          |       |
|                  |                                       | V <sub>CC</sub> = 2.7 V; I <sub>OH</sub> = -12 mA                                     | 2.2                    |          | 1     |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OH</sub> = -18 mA                                     | 2.4                    |          | 1     |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OH</sub> = -24 mA                                     | 2.2                    |          | 1     |
| V <sub>OL</sub>  | LOW Level Output Voltage              | $2.3 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}; \text{I}_{OL} = 100 \mu\text{A}$  |                        | 0.2      | V     |
|                  |                                       | V <sub>CC</sub> = 2.3 V; I <sub>OL</sub> = 8 mA                                       |                        | 0.6      |       |
|                  |                                       | V <sub>CC</sub> = 2.7 V; I <sub>OL</sub> = 12 mA                                      |                        | 0.4      | 1     |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 16 mA                                      |                        | 0.4      |       |
|                  |                                       | V <sub>CC</sub> = 3.0 V; I <sub>OL</sub> = 24 mA                                      |                        | 0.55     |       |
| I <sub>OFF</sub> | Power Off Leakage Current             | V <sub>CC</sub> = 0, V <sub>IN</sub> = 5.5 V or V <sub>OUT</sub> = 5.5 V              |                        | 10       | μΑ    |
| I <sub>IN</sub>  | Input Leakage Current                 | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND                               |                        | ±5       | μΑ    |
| I <sub>CC</sub>  | Quiescent Supply Current              | V <sub>CC</sub> = 3.6 V, V <sub>IN</sub> = 5.5 V or GND                               |                        | 10       | μΑ    |
| $\Delta I_{CC}$  | Increase in I <sub>CC</sub> per Input | $2.3 \le V_{CC} \le 3.6 \text{ V}; V_{IH} = V_{CC} - 0.6 \text{ V}$                   |                        | 500      | μΑ    |

<sup>2.</sup> These values of  $V_{\rm I}$  are used to test DC electrical characteristics only.

## AC CHARACTERISTICS ( $t_R$ = $t_F$ = 2.5 ns; $R_L$ = 500 $\Omega$ )

|                                        |                                                          |          |                                 |             | Lir               | nits       |                       |             |       |
|----------------------------------------|----------------------------------------------------------|----------|---------------------------------|-------------|-------------------|------------|-----------------------|-------------|-------|
|                                        |                                                          |          | T <sub>A</sub> = -40°C to +85°C |             |                   |            |                       |             |       |
|                                        |                                                          |          | V <sub>CC</sub> = 3.3           | 3 V ± 0.3 V | V <sub>CC</sub> : | = 2.7 V    | V <sub>CC</sub> = 2.5 | 5 V ± 0.2 V | •     |
|                                        |                                                          |          | C <sub>L</sub> =                | 50 pF       | C <sub>L</sub> =  | 50 pF      | C <sub>L</sub> =      | 30 pF       |       |
| Symbol                                 | Parameter                                                | Waveform | Min                             | Max         | Min               | Max        | Min                   | Max         | Units |
| f <sub>max</sub>                       | Clock Pulse Frequency                                    | 1        | 150                             |             | 150               |            | 150                   |             | MHz   |
| t <sub>PLH</sub><br>t <sub>PHL</sub>   | Propagation Delay<br>CPn to On or On                     | 1        | 1.5<br>1.5                      | 7.0<br>7.0  | 1.5<br>1.5        | 8.0<br>8.0 | 1.5<br>1.5            | 8.4<br>8.4  | ns    |
| t <sub>PLH</sub><br>t <sub>PHL</sub>   | Propagation Delay<br>SDn or CDn to On or On              | 2        | 1.5<br>1.5                      | 7.0<br>7.0  | 1.5<br>1.5        | 8.0<br>8.0 | 1.5<br>1.5            | 8.4<br>8.4  | ns    |
| ts                                     | Setup Time,<br>HIGH or LOW Dn to CPn                     | 1        | 2.5                             |             | 2.5               |            | 4.0                   |             | ns    |
| t <sub>h</sub>                         | Hold Time, HIGH or LOW Dn to CPn                         | 1        | 1.5                             |             | 1.5               |            | 2.0                   |             | ns    |
| t <sub>w</sub>                         | CPn Pulse Width, HIGH or LOW SDn or CDn Pulse Width, LOW | 4        | 3.3<br>3.3                      |             | 3.3<br>3.6        |            | 4.0<br>4.0            |             | ns    |
| t <sub>rec</sub>                       | Recovery Time SDn or CDn to CPn                          | 3        | 2.5                             |             | 3.0               |            | 4.5                   |             | ns    |
| t <sub>OSHL</sub><br>t <sub>OSLH</sub> | Output-to-Output Skew (Note 3)                           |          |                                 | 1.0<br>1.0  |                   |            |                       |             | ns    |

Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device.
 The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>); parameter guaranteed by design.

#### **DYNAMIC SWITCHING CHARACTERISTICS**

|                  |                                     |                                                                                                                                                                                                                             | T <sub>A</sub> = +25°C |              |     |        |
|------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------|-----|--------|
| Symbol           | Characteristic                      | Condition                                                                                                                                                                                                                   | Min                    | Тур          | Max | Units  |
| V <sub>OLP</sub> | Dynamic LOW Peak Voltage (Note 4)   | $V_{CC} = 3.3 \text{ V}, C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{ V}, V_{IL} = 0 \text{ V} $<br>$V_{CC} = 2.5 \text{ V}, C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{ V}, V_{IL} = 0 \text{ V}$                                 |                        | 0.8<br>0.6   |     | V<br>V |
| V <sub>OLV</sub> | Dynamic LOW Valley Voltage (Note 4) | $\begin{array}{c} V_{CC} = 3.3 \text{ V, } C_L = 50 \text{ pF, } V_{IH} = 3.3 \text{ V, } V_{IL} = 0 \text{ V} \\ V_{CC} = 2.5 \text{ V, } C_L = 30 \text{ pF, } V_{IH} = 2.5 \text{ V, } V_{IL} = 0 \text{ V} \end{array}$ |                        | -0.8<br>-0.6 |     | V<br>V |

<sup>4.</sup> Number of outputs defined as "n". Measured with "n-1" outputs switching from HIGH-to-LOW or LOW-to-HIGH. The remaining output is measured in the LOW state.

#### **CAPACITIVE CHARACTERISTICS**

| Symbol           | Parameter                     | Condition                                              | Typical | Units |
|------------------|-------------------------------|--------------------------------------------------------|---------|-------|
| C <sub>IN</sub>  | Input Capacitance             | $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$            | 7       | pF    |
| C <sub>OUT</sub> | Output Capacitance            | $V_{CC} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CC}$ | 8       | pF    |
| C <sub>PD</sub>  | Power Dissipation Capacitance | 10 MHz, $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$    | 25      | pF    |



WAVEFORM 1 – PROPAGATION DELAYS, SETUP AND HOLD TIMES  $t_{R}=t_{F}=2.5~\text{ns},~10\%~\text{to}~90\%;~f=1~\text{MHz};~t_{W}=500~\text{ns}$ 



Figure 3. AC Waveforms

 $t_R$  =  $t_F$  = 2.5 ns, 10% to 90%; f = 1 MHz;  $t_W$  = 500 ns



#### **WAVEFORM 3 - RECOVERY TIME**

 $t_R$  =  $t_F$  = 2.5 ns from 10% to 90%; f = 1 MHz;  $t_w$  = 500 ns



#### **WAVEFORM 4 - PULSE WIDTH**

 $t_R = t_F = 2.5$  ns (or fast as required) from 10% to 90%; Output requirements: V<sub>OL</sub> ≤ 0.8 V, V<sub>OH</sub> ≥ 2.0 V

|        | Vcc                  |       |                      |  |  |  |
|--------|----------------------|-------|----------------------|--|--|--|
| Symbol | 3.3 V <u>+</u> 0.3 V | 2.7 V | 2.5 V <u>+</u> 0.2 V |  |  |  |
| Vmi    | 1.5 V                | 1.5 V | Vcc/2                |  |  |  |
| Vmo    | 1.5 V                | 1.5 V | Vcc/2                |  |  |  |

Figure 3. AC Waveforms (Continued)



 $C_L=50$  pF at  $V_{CC}=3.3\pm0.3$  V or equivalent (includes jig and probe capacitance)  $C_L=30$  pF at  $V_{CC}=2.5\pm0.2$  V or equivalent (includes jig and probe capacitance)  $R_L=R_1=500~\Omega$  or equivalent

 $R_T = Z_{OUT}$  of pulse generator (typically 50  $\Omega$ )

Figure 4. Test Circuit



0.10

SOIC-14 NB CASE 751A-03 **ISSUE L** 

**DATE 03 FEB 2016** 









- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

  2. CONTROLLING DIMENSION: MILLIMETERS.

  3. DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MANUAL MEDICAL PROTRUSION.
  - MAXIMUM MATERIAL CONDITION.
    DIMENSIONS D AND E DO NOT INCLUDE
  - MOLD PROTRUSIONS.

    5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.

|     | MILLIN | MILLIMETERS INCHES |           | HES   |
|-----|--------|--------------------|-----------|-------|
| DIM | MIN    | MAX                | MIN       | MAX   |
| Α   | 1.35   | 1.75               | 0.054     | 0.068 |
| A1  | 0.10   | 0.25               | 0.004     | 0.010 |
| А3  | 0.19   | 0.25               | 0.008     | 0.010 |
| b   | 0.35   | 0.49               | 0.014     | 0.019 |
| D   | 8.55   | 8.75               | 0.337     | 0.344 |
| Е   | 3.80   | 4.00               | 0.150     | 0.157 |
| е   | 1.27   | BSC                | 0.050 BSC |       |
| Н   | 5.80   | 6.20               | 0.228     | 0.244 |
| h   | 0.25   | 0.50               | 0.010     | 0.019 |
| L   | 0.40   | 1.25               | 0.016     | 0.049 |
| М   | 0 °    | 7°                 | 0 °       | 7 °   |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code = Assembly Location Α

WL = Wafer Lot Υ = Year ww = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present.

# **SOLDERING FOOTPRINT\***

C SEATING PLANE

е



**DIMENSIONS: MILLIMETERS** \*For additional information on our Pb-Free strategy and soldering

details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **STYLES ON PAGE 2**

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                               | PAGE 1 OF 2 |  |  |

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

#### SOIC-14 CASE 751A-03 ISSUE L

### **DATE 03 FEB 2016**

| STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED                                                                                                                                         | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE                                                                | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE |

| DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION:     | SOIC-14 NB  |                                                                                                                                                                                     | PAGE 2 OF 2 |

ON Semiconductor and all are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.



**DATE 17 FEB 2016** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL
- INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION.
  TERMINAL NUMBERS ARE SHOWN FOR DEEEDENGE ONLY.
- REFERENCE ONLY.
  DIMENSION A AND B ARE TO BE
- DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |
| С   | -           | 1.20 |           | 0.047 |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |
| G   | 0.65 BSC    |      | 0.026 BSC |       |
| Н   | 0.50        | 0.60 | 0.020     | 0.024 |
| J   | 0.09        | 0.20 | 0.004     | 0.008 |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |
| L   | 6.40 BSC    |      | 0.252 BSC |       |
| М   | 0 °         | 8 °  | o °       | 8 °   |

#### **GENERIC MARKING DIAGRAM\***





= Assembly Location

= Wafer Lot

= Year

W = Work Week

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-14 WB |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

**DIMENSIONS: MILLIMETERS** 

📖 are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

14X

1.26

14X

0.36

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>, **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative