# System Basis Chip with CAN FD, LDO Regulator and HS Driver

# **NCV7450**

The system basis chip (SBC) NCV7450 integrates +5~V/250~mA LDO regulator with a high-speed CAN FD transceiver and one high-side driver with diagnostics, directly controlled by dedicated pins.

### **Features**

- 5 V ±2% / 250 mA LDO
  - ◆ Current Limitation with Fold-back
  - Output Voltage Monitoring
- One High-Speed CAN FD Transceiver
  - Current Limitation, Reverse Current Protected
  - Compliant to ISO11898-2:2016
  - CAN FD Timing Specified up to 5 Mbit/s
  - ◆ TxDC Timeout
- One High-Side Driver
  - Rdson =  $300 \text{ m}\Omega$  @  $25^{\circ}\text{C}$
  - Current Limitation
  - Diagnostic Output
  - Overcurrent Protection
  - Underload Detection
- Direct Control
- Window Watchdog
- Two-level Thermal Shutdown Protection
- AEC-Q100 Qualified and PPAP Capable
- This Device is Pb–Free, Halogen Free/BFR Free and RoHS Compliant

### **Typical Applications**

- Automotive
- Industrial Networks



### ON Semiconductor®

www.onsemi.com



### **MARKING DIAGRAM**



NCV7450 = Specific Device Code
A = Assembly Location
L = Wafer Lot
Y = Year
W = Work Week
Pb-Free Package

### **PIN CONNECTIONS**



# **ORDERING INFORMATION**

| Device        | Package                 | Shipping <sup>†</sup> |
|---------------|-------------------------|-----------------------|
| NCV7450DB0R2G | TSSOP16-EP<br>(Pb-Free) | 4000 / Tape &<br>Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.



Figure 1. Simplified Application Diagram



Figure 2. Block Diagram



**Table 1. PIN DESCRIPTION** 

| Pin<br>No. | Pin Name | Pin Type<br>(LV = Low Voltage; HV = High Voltage) | Description                                                        |
|------------|----------|---------------------------------------------------|--------------------------------------------------------------------|
| 1          | VR1      | LV supply output                                  | Output of the 5 V / 250 mA low-drop regulator                      |
| 2          | WD_EN    | LV digital input; internal pull-up current        | Watchdog enable input                                              |
| 3          | RSTN     | LV digital output; open drain; internal pull-up   | Reset signal to the MCU                                            |
| 4          | TxDC     | LV digital input; internal pull-up                | CAN transmitter data input                                         |
| 5          | HS_DIAG  | LV digital output; push-pull                      | HS driver diagnostic output (active Low)                           |
| 6          | RxDC     | LV digital output; push-pull                      | CAN receiver data output                                           |
| 7          | WDI      | LV digital input; internal pull-down              | Watchdog trigger input                                             |
| 8          | HS_EN    | LV digital input; internal pull-down              | HS driver enable input                                             |
| 9          | CAN_EN   | LV digital input; internal pull-down              | CAN transceiver enable input                                       |
| 10         | GND      | Ground connection                                 | Ground supply (all GND pins have to be connected externally)       |
| 11         | CANH     | CAN bus interface                                 | CANH line of the CAN bus                                           |
| 12         | CANL     | CAN bus interface                                 | CANL line of the CAN bus                                           |
| 13         | GND      | Ground connection                                 | Ground supply (all GND pins have to be connected externally)       |
| 14         | HS       | HV output; high-side                              | High-side driver output                                            |
| 15         | VS2      | HV supply input                                   | Main supply input (HS Driver), keep floating if HS driver not used |
| 16         | VS1      | HV supply input                                   | Main supply input (VR1, logic)                                     |
|            | EP       | Exposed pad                                       | Substrate (has to be connected to all GND pins externally)         |

**Table 2. MAXIMUM RATINGS** 

| Symbol     | Rating                                                                |                               | Min  | Max     | Unit |
|------------|-----------------------------------------------------------------------|-------------------------------|------|---------|------|
| Vmax_VS1   | DC Power Supply Voltage (Note 1)                                      | -0.3                          | 40   | V       |      |
| Vmax_VS2   | DC Power Supply Voltage (Note 1)                                      |                               | -0.3 | 40      | V    |
| Vmax_HS    | DC High-side driver Voltage                                           |                               | -0.3 | VS2+0.3 | V    |
| Vmax_diglO | DC voltage on digital pins (CAN_EN, WD_EN, WDI, RSTN, RxDC, TxDC, HS_ | EN, HS_DIAG)                  | -0.3 | VR1+0.3 | V    |
| Vmax_CAN   | DC voltage on pin CANH and CANL                                       |                               | -40  | 40      | V    |
| Vmax_diff  | Differential DC voltage between any two pins (incl. C.                | ANH and CANL)                 | -40  | 40      | V    |
| Vmax_VR1   | LDO Supply pin output voltage                                         | LDO Supply pin output voltage |      |         |      |
| Tj         | Junction Temperature Range                                            | Junction Temperature Range    |      | 150     | °C   |
| Tstg       | Storage Temperature Range                                             | Storage Temperature Range     |      | 150     | °C   |
| Tsld       | Peak Soldering Temperature (Note 3)                                   | )                             |      | 260     | °C   |
| V_ESDHBM   | ESD Capability, Device HBM (Note 2)                                   | Pins VS1/2, CANH,<br>CANL, HS | -5   | +5      | kV   |
| V_ESDHBM   | ESD Capability, Device HBM (Note 2)                                   | All other pins                | -4   | +4      | kV   |
| V_ESDMM    | ESD Capability, Machine Model (Note                                   | 2)                            | -250 | +250    | V    |
| V_ESDCDM   | ESD Capability, Charged Device Model (N                               | ote 2)                        | -750 | +750    | V    |
| V_ESDIEC   | ESD Capability, System HBM (Note 2), pins VS1/2, C                    | ANH, CANL, HS                 | -6   | +6      | kV   |
| V_SCHAF    | Voltage transients per ISO7637 – 3, Class D, pins VS1/2,              | Test pulse 1                  | -100 | -       | V    |
|            | CANH and CANL                                                         | Test pulse 2a                 | -    | +75     | V    |
|            |                                                                       | Test pulse 3a                 | -150 | -       | V    |
|            |                                                                       | Test pulse 3b                 | -    | +100    | V    |
| MSL        | Moisture Sensitivity Level                                            |                               |      | 2       | -    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

2. This device series incorporates ESD protection and is tested by the following methods:

Device ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114)
Device ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

Device ESD Charged Device Model tested per AEC-Q100-011 (EIA/JESD22-C101)

System ESD Human Body Model tested per IEC61000-4-2 (150 pF, 330 Ω)

Latchup Current Maximum Rating: ≤150 mA per JEDEC standard: JESD78.

3. For information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### **Table 3. THERMAL CHARACTERISTICS**

| Symbol                               | Rating                                                                                                             | Value    | Unit |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------|------|
| R <sub>θJA</sub><br>R <sub>ψJA</sub> | Thermal Characteristics, Thermal Resistance, Junction-to-Air (Note 4) Thermal Resistance, Junction-to-Air (Note 5) | 54<br>81 | °C/W |
| $R_{	heta JC}$                       | Thermal Characteristics, Thermal Resistance, Junction-to-Case                                                      | 10.5     | °C/W |

<sup>4.</sup> Value based on test board according to JESD51-3 standard, signal layer with 10% trace coverage.

<sup>1.</sup> Refer to ELECTRICAL CHĂRACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

<sup>5.</sup> Value based on test board according to JESD51-7 standard, signal layers with 20% trace coverage, inner planes with 90% coverage.

**Table 4. RECOMMENDED OPERATING RANGES** 

| Symbol         | Rating                                           | Min | Max | Unit |
|----------------|--------------------------------------------------|-----|-----|------|
| VS1            | Functional supply voltage                        | 5   | 28  | V    |
| VSI            | Supply voltage for valid parameter specification | 6   | 18  | V    |
| VS2            | Functional supply voltage                        | 4.3 | 24  | V    |
| V52            | Supply voltage for valid parameter specification | 6   | 18  | V    |
| VR1            | VR1 LDO output voltage                           | 4.9 | 5.1 | V    |
| VdigIO         | Digital inputs/outputs voltage                   | 0   | VR1 | V    |
| HS             | High-side driver voltage                         | 0   | VS2 | V    |
| CANH, CANL     | CAN bus pins voltage                             | -40 | 40  | V    |
| TJ             | Junction Temperature                             | -40 | 150 | °C   |
| T <sub>A</sub> | Ambient Temperature                              | -40 | 125 | °C   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Table 5. ELECTRICAL CHARACTERISTICS (6 V ≤ Vs1 = Vs2 ≤ 18 V; -40°C ≤ Tj ≤ 150°C; unless otherwise specified.)

| Symbol         | Parameter                    | Conditions                                                                                                                                                  | Min    | Тур               | Max             | Unit |
|----------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------------|-----------------|------|
| S1, VS2 SUPPLY |                              |                                                                                                                                                             |        |                   |                 |      |
| VS_PORH        | VS1 POR threshold            | VS1 rising                                                                                                                                                  | 3.4    | -                 | 4.1             | V    |
| VS_PORL        | VS1 POR threshold            | VS1 falling                                                                                                                                                 | 2.0    | -                 | 3.5             | V    |
| ls1_off        | VS1 consumption, low-power   | VS1 = VS2 = 14 V, VR1 on (not loaded), HS load to GND, CAN bus recessive, CAN_EN = Low, HS_EN = Low, WD_EN = Low, Tj $\leq$ 85°C                            | -      | 25                | -               | μΑ   |
| ls2_off        | VS2 consumption, low-power   | VS1 = VS2 = 14  V, HS load to GND,<br>$HS\_EN = Low, Tj \le 85^{\circ}C$                                                                                    | -      | 4                 | _               | μΑ   |
| ls_act         | VS1+VS2 consumption, active  | VS1 = VS2 = 14 V, VR1 on (loaded by 100 mA, not included in Is_act), HS floating, CAN bus recessive, CAN_EN = High, HS_EN = High, WD_EN = High, TxDC = High | -      | 10                | 20              | mA   |
| VS2_OV         | VS2 overvoltage              | HS_EN = High                                                                                                                                                | 28     | -                 | ı               | V    |
| VS2_OV_hyst    | VS2 overvoltage hysteresis   | HS_EN = High                                                                                                                                                | -      | 1                 | -               | V    |
| tfilt_VS2_OV   | VS2 overvoltage filter time  | VS2 rising                                                                                                                                                  | 60     | -                 | 105             | μs   |
| R1 VOLTAGE REC | GULATOR                      |                                                                                                                                                             |        |                   |                 |      |
| V_VR1          | Regulator output voltage     | $0 \text{ mA} \le I(VR1) \le 250 \text{ mA},$<br>$6 \text{ V} \le VS1 \le 28 \text{ V}$                                                                     | 4.9    | 5.0               | 5.1             | V    |
| lout_VR1       | Regulator output current     | Maximum VR1 load current                                                                                                                                    | -      | -                 | 250             | mA   |
| Ilim_VR1       | Regulator current limitation | Maximum VR1 overload current, VR1 > RES_VR1                                                                                                                 | 400    | _                 | 1000            | mA   |
| Ishort_VR1     | Regulator short current      | Maximum VR1 short current, VR1 < RES_VR1                                                                                                                    | 133    | 1/3 x<br>Ilim_VR1 | 333             | mA   |
| Vdrop_VR1      | Dropout Voltage              | I(VR1) = 100  mA, VS1 = 5  V<br>$\cdot Tj \le 150^{\circ}\text{C}$<br>$\cdot Tj \le 40^{\circ}\text{C (Note 6)}$<br>$\cdot Tj = -40^{\circ}\text{C}$        | -<br>- | -<br>0.2<br>-     | 0.4<br>-<br>0.2 | V    |
|                |                              | I(VR1) = 100 mA, VS1 = 4.5 V                                                                                                                                | _      | -                 | 0.5             |      |
|                |                              | I(VR1) = 50 mA, VS1 = 4.5 V                                                                                                                                 | _      | -                 | 0.4             |      |
| Loadreg_VR1    | Load Regulation              | 1 mA ≤ I(VR1) ≤ 100 mA                                                                                                                                      | -50    | -                 | 50              | mV   |
| Linereg_VR1    | Line Regulation              | I(VR1) ≤ 100 mA                                                                                                                                             | -30    | -                 | 30              | mV   |
| Cload VR1      | VR1 load capacity            | ESR < 200 m $\Omega$ , ceramic capacitor recommended                                                                                                        | 1      | 4.7               | -               | μF   |

**Table 5. ELECTRICAL CHARACTERISTICS** (6 V  $\leq$  Vs1 = Vs2  $\leq$  18 V;  $-40^{\circ}C \leq$  Tj  $\leq$  150°C; unless otherwise specified.)

| Symbol          | Parameter                                                     | Conditions                                                                      | Min      | Тур              | Max  | Unit |
|-----------------|---------------------------------------------------------------|---------------------------------------------------------------------------------|----------|------------------|------|------|
| /R1 VOLTAGE RE  | GULATOR                                                       |                                                                                 |          |                  |      |      |
| RES_VR1         | VR1 Reset threshold                                           | VR1 voltage decreasing                                                          | 4.3      | 4.5              | 4.7  | V    |
| RES_hyst_VR1    | VR1 Reset threshold hysteresis                                |                                                                                 | 0.05     | 0.1              | 0.2  | V    |
| tfilt_RES_VR1   | VR1 undervoltage filter time                                  |                                                                                 | -        | 15               | _    | μs   |
| toff_VR1        | VR1 off time after TSD                                        |                                                                                 | _        | 1.0              | _    | s    |
| Is_add_VR1      | VS consumption adder of VR1                                   | (Note 6)                                                                        | -        | 0.02 x<br>I(VR1) | -    | Α    |
| IS DRIVER       |                                                               |                                                                                 |          |                  |      |      |
| Ron_HS          | On-resistance                                                 | Tj = 25°C (Note 6)                                                              | -        | 0.3              | _    | Ω    |
|                 |                                                               | Tj = 125°C                                                                      | -        | -                | 0.6  |      |
|                 |                                                               | Tj = 125°C, Vs2 = 4.3 V (Note 6)                                                | -        | -                | 0.8  |      |
|                 |                                                               | Tj = 150°C                                                                      | -        | -                | 0.7  |      |
| Ilim_HS         | Current Limitation                                            |                                                                                 | -3.7     | -3               | -2.5 | Α    |
| loc_HS          | Overcurrent threshold                                         |                                                                                 | -3.7     | -2.7             | -1.7 | Α    |
| luld_HS         | Underload detection threshold                                 |                                                                                 | -40      | -                | -6.0 | mΑ   |
| lleak_HS        | Output leakage current                                        | HS off ; V(HS) = 0 V<br>Tj = 25°C (Note 6)<br>Tj = 150°C                        | -1<br>-5 | -                | _    | μΑ   |
| 4d 110          | Outrost deless times                                          | •                                                                               | -5       |                  | _    |      |
| td_on_HS        | Output delay time                                             | HS_EN = Low -> High;<br>V(HS) = 0.1 x Vs2<br>·HS_EN was Low for more than 30 ms | -        | 140              | -    | μs   |
|                 |                                                               | ·HS_EN was Low for less than 20 ms                                              | -        | 40               | _    |      |
| td_off_HS       | Output delay time                                             | HS_EN = High -> Low; V(HS) = 0.9 x Vs2                                          | -        | 40               | _    | μs   |
| td_oc_HS        | Overcurrent detection filter time                             |                                                                                 | -        | -                | 65   | μs   |
| tdb_uld_HS      | Underload detection blanking delay                            | Timer started after driver activation and V(HS) = Vs2 - 2 V                     | -        | -                | 130  | μs   |
| td_uld_HS       | Underload detection filter time                               | HS Driver active, tdb_uld_HS elapsed                                            | -        | -                | 70   | μs   |
| dVout_HS        | Slew rate                                                     | HS load = 16 $\Omega$ to GND                                                    | -        | 0.2              | -    | V/μ: |
| ls_add_HS       | HS consumption from VS2                                       | HS_EN = High; HS pin floating                                                   | 2.0      | 4.4              | 8.0  | mΑ   |
| VATCHDOG TIMIN  | IG (see Figure 3)                                             |                                                                                 |          | 1                |      |      |
| twd_acc         | Watchdog timing accuracy                                      |                                                                                 | -15      | -                | +15  | %    |
| t_wd_TO         | Timeout watchdog period                                       | After WD_EN low -> high transition or RSTN pulse                                | ı        | 65               | -    | ms   |
| t_wd_CW         | Window watchdog closed window                                 |                                                                                 | ı        | 6                | -    | ms   |
| t_wd_OW         | Window watchdog open window                                   |                                                                                 | ı        | 100              | _    | ms   |
| t_RSTN          | Reset pulse length after VR1 undervoltage or watchdog failure |                                                                                 | 1        | 8                | _    | ms   |
| t_WDI           | Minimum WDI pulse width accepted as a watchdog service        |                                                                                 | 6.0      | Ι                | _    | μs   |
| DIGITAL OUTPUTS | S, RxDC, HS_DIAG                                              |                                                                                 |          |                  | _    |      |
| loutL_pinx      | Low-level output driving current                              | pinx is logical Low, forced V(pinx) = 0.4 V                                     | 1.0      | 6                | 12   | m/   |
| IoutH_pinx      | High-level output driving current                             | pinx is logical High, forced V(pinx) = VR1 - 0.4 V                              | -8.0     | -3               | -1.0 | m/   |
| DIGITAL OUTPUT  | RSTN                                                          |                                                                                 |          |                  |      |      |
| loutL_RSTN      | Low-level output driving current                              | RSTN is active (logical Low), forced V(RSTN) = 0.4 V                            | 2.0      | 5                | 12   | m/   |

**Table 5. ELECTRICAL CHARACTERISTICS** (6 V  $\leq$  Vs1 = Vs2  $\leq$  18 V;  $-40^{\circ}$ C  $\leq$  Tj  $\leq$  150 $^{\circ}$ C; unless otherwise specified.)

| Symbol            | Parameter                                                      | Conditions                                                    | Min | Тур | Max | Unit |
|-------------------|----------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|------|
| DIGITAL OUTPUT R  | STN                                                            |                                                               |     |     |     |      |
| VoutL_RSTN        | Low-level output voltage, low                                  | VR1 > 4.7 V, I(RSTN) = 0.7 mA                                 | -   | -   | 0.4 | V    |
| VR1/VS1           |                                                                | VR1 > 2 V, VS1 < VR1, I(RSTN) = 0.1 mA                        | -   | -   | 0.4 |      |
|                   |                                                                | VS1 > 2 V, I(RSTN) = 0.3 mA                                   | -   | -   | 0.4 |      |
| Rpullup_RSTN      | Internal pull-up resistor to VR1                               |                                                               | 5.0 | 10  | 19  | kΩ   |
| DIGITAL INPUTS TX | DC, CAN_EN, WD_EN, HS_EN, V                                    | VDI                                                           |     |     |     |      |
| VinL_pinx         | Low-level input voltage (logical "Low")                        |                                                               | 0   | -   | 8.0 | V    |
| VinH_pinx         | High-level input voltage (logical "High")                      |                                                               | 2.0 | -   | VR1 | V    |
| Vin_hys_pinx      | Input voltage hysteresis                                       |                                                               | 100 | _   | 500 | mV   |
| Rpullup_pinx      | Internal pull-up resistor to VR1; pin TxDC                     |                                                               | 55  | 100 | 185 | kΩ   |
| Rpulldown_pinx    | Internal pull-down resistor to ground; pins CAN_EN, HS_EN, WDI |                                                               | 55  | 100 | 185 | kΩ   |
| lpullup_WD_EN     | Internal pull-up current to VR1, pin WD_EN                     | V(WD_EN) = 0 V, pull-up current source active                 | 50  | 100 | 200 | μΑ   |
| tper_pullup_WDEN  | WD_EN pull-up current source activation period                 | WD_EN = CAN_EN = HS_EN = Low                                  | _   | 610 | -   | μs   |
| ton_pullup_WDEN   | WD_EN pull-up current source activation on-time                | WD_EN = CAN_EN = HS_EN = Low                                  | -   | 5.0 | -   | μS   |
| THERMAL PROTEC    | TION                                                           |                                                               |     |     | •   |      |
| Tsd1              | Thermal shutdown level 1                                       | Temperature increasing; HS switched off consequently          | 145 | 155 | 165 | °C   |
| Tsd2              | Thermal shutdown level 2                                       | Temperature increasing; VR1 and CAN switched off consequently | 165 | 175 | 185 | °C   |
| Tsd1_off          | Thermal shutdown recovery temperature                          | Temperature decreasing; HS switched on                        | 135 | 145 | 155 | °C   |

<sup>6.</sup> Not tested in production, guaranteed by design.



Figure 3. Watchdog modes timing

# Table 6. ELECTRICAL CHARACTERISTICS (CONTINUED)

(VR1 = 4.75 V to 5.25 V;  $T_J$  = -40°C to +150°C;  $R_{LT}$  = 60  $\Omega$ ,  $C_{LT}$  = 100 pF,  $C_1$  not used unless specified otherwise.)

| Symbol                                                                                       | Parameter                                                                                   | Conditions                                                                                                                                    | Min          | Тур  | Max        | Unit       |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------|------|------------|------------|
| CAN BUS LINES (                                                                              | Pins CANH and CANL)                                                                         |                                                                                                                                               |              |      |            |            |
| I <sub>o(rec)</sub>                                                                          | Recessive output current at pins CANH and CANL                                              | CAN enabled;<br>-27 V < V <sub>CANH/L</sub> < +32 V                                                                                           | -5.0         | -    | +5.0       | mA         |
|                                                                                              |                                                                                             | $0 < R(VR1 \text{ to GND}) < 1 \text{ M}\Omega$<br>$V_{CANH} = V_{CANH} = 5 \text{ V}$                                                        | -5.0         | 0    | +5.0       | μΑ         |
| V <sub>o(rec)</sub> (CANH)                                                                   | Recessive output voltage at pin CANH                                                        | CAN enabled; V <sub>TxDC</sub> = VR1                                                                                                          | 2.0          | 2.5  | 3.0        | V          |
| V <sub>o(rec) (CANL)</sub>                                                                   | Recessive output voltage at pin CANL                                                        | CAN enabled; V <sub>TxDC</sub> = VR1                                                                                                          | 2.0          | 2.5  | 3.0        | ٧          |
| V <sub>o(off) (CANH)</sub>                                                                   | Recessive output voltage at pin CANH                                                        | CAN disabled                                                                                                                                  | -0.1         | 0    | 0.1        | ٧          |
| V <sub>o(off) (CANL)</sub>                                                                   | Recessive output voltage at pin CANL                                                        | CAN disabled                                                                                                                                  | -0.1         | 0    | 0.1        | ٧          |
| $V_{o(off)\ (diff)}$                                                                         | Differential bus output voltage in off mode (V <sub>CANH</sub> – V <sub>CANL</sub> )        | CAN disabled                                                                                                                                  | -0.2         | 0    | 0.2        | V          |
| V <sub>o(dom)</sub> (CANH)                                                                   | Dominant output voltage at pin CANH                                                         |                                                                                                                                               | 2.75         | 3.5  | 4.5        | V          |
| V <sub>o(dom)</sub> (CANL)                                                                   | Dominant output voltage at pin CANL                                                         |                                                                                                                                               | 0.5          | 1.5  | 2.25       | V          |
| $V_{o(dom)(sym)}$                                                                            | Dominant output CANH/CANL drivers symmetry (V <sub>CANH</sub> + V <sub>CANL</sub> )         | $R_{LT}$ = 60 $\Omega$ ; $C_1$ = 4.7 nF;<br>TxDC driven by square wave up to 1 MHz                                                            | 0.9          |      | 1.1        | VR1        |
| V <sub>o(dom) (diff)</sub>                                                                   | Differential bus output voltage<br>(VCANH - VCANL)                                          | $V_{TxDC}$ = 0 V; dominant;<br>45 $\Omega$ < R <sub>LT</sub> < 65 $\Omega$                                                                    | 1.5          | 2.25 | 3.0        | V          |
| Vo(dom) (diff)_arb                                                                           | Differential bus output voltage during arbitration (V <sub>CANH</sub> – V <sub>CANL</sub> ) | $V_{TxDC}$ = 0 V; dominant;<br>$R_{LT}$ = 2240 $\Omega$ ; (Note 7)                                                                            | 1.5          |      | 5.0        | V          |
| V <sub>o(rec)</sub> (diff)                                                                   | Differential bus output voltage<br>(V <sub>CANH</sub> – V <sub>CANL</sub> )                 | V <sub>TxDC</sub> = VR1; recessive; no load                                                                                                   | -50          | 0    | +50        | m√         |
| I <sub>o(sc)</sub> (CANH)                                                                    | Short circuit output current at pin CANH                                                    | $V_{CANH} = -3 \text{ V}; V_{TxDC} = 0 \text{ V}$<br>-3 V \leq V_{CANH} \leq +18 V                                                            | -100<br>-100 | -70  | -40<br>1.0 | mA         |
| I <sub>o(sc)</sub> (CANL)                                                                    | Short circuit output current at pin CANL                                                    | $V_{CANL} = 36 \text{ V}; V_{TxDC} = 0 \text{ V}$<br>-3 V \leq V_{CANL} \leq +18 V                                                            | 40<br>-1.0   | 70   | 100<br>100 | m <i>P</i> |
| $V_{i(th)(diff)}$ _NORM                                                                      | Differential receiver threshold voltage in normal mode                                      | CAN enabled;<br>$-12 \text{ V} \le \text{V}_{\text{CANH}} \le +12 \text{ V};$<br>$-12 \text{ V} \le \text{V}_{\text{CANL}} \le +12 \text{ V}$ | 0.5          | -    | 0.9        | V          |
| V <sub>i(rec)(diff)_NORM</sub>                                                               | Differential receiver input voltage for recessive state in normal mode                      | CAN enabled;<br>$-12 \text{ V} \le \text{V}_{\text{CANH}} \le +12 \text{ V};$<br>$-12 \text{ V} \le \text{V}_{\text{CANL}} \le +12 \text{ V}$ | -3.0         | -    | 0.5        | V          |
| $V_{i(dom)(diff)}$ NORM                                                                      | Differential receiver input voltage for dominant state in normal mode                       | CAN enabled;<br>$-12 \text{ V} \le \text{V}_{\text{CANH}} \le +12 \text{ V};$<br>$-12 \text{ V} \le \text{V}_{\text{CANL}} \le +12 \text{ V}$ | 0.9          | -    | 8.0        | V          |
| V <sub>i(th)(diff)_WU</sub> Differential receiver threshold voltage in wakeup-detection mode |                                                                                             | CAN in wakeup-detection mode;<br>-12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V                  | 0.4          | -    | 1.05       | V          |
| cessive state in wakeup-detection mode                                                       |                                                                                             | CAN in wakeup-detection mode; $-12~V \le V_{CANH} \le +12~V; \\ -12~V \le V_{CANL} \le +12~V$                                                 | -3.0         | -    | 0.4        | V          |
| dominant state in wakeup-detection  -12 V ≤ V <sub>CAN</sub>                                 |                                                                                             | CAN in wakeup-detection mode;<br>-12 V $\leq$ V <sub>CANH</sub> $\leq$ +12 V;<br>-12 V $\leq$ V <sub>CANL</sub> $\leq$ +12 V                  | 1.05         | -    | 8.0        | V          |
| R <sub>i(cm)</sub> (CANH)                                                                    | Common-mode input resistance at pin CANH                                                    | $-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V}$                                   | 15           | 25   | 37         | kΩ         |

# Table 6. ELECTRICAL CHARACTERISTICS (CONTINUED)

(VR1 = 4.75 V to 5.25 V;  $T_J$  = -40°C to +150°C;  $R_{LT}$  = 60  $\Omega$ ,  $C_{LT}$  = 100 pF,  $C_1$  not used unless specified otherwise.)

| Symbol                      | Parameter                                                           | Conditions                                                                                                  | Min  | Тур  | Max  | Unit |
|-----------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|------|------|------|
| CAN BUS LINES               | (Pins CANH and CANL)                                                | •                                                                                                           |      |      |      |      |
| R <sub>i(cm) (CANL)</sub>   | Common-mode input resistance at pin CANL                            | $-2 V \le V_{CANH} \le +7 V;$<br>$-2 V \le V_{CANL} \le +7 V$                                               | 15   | 25   | 37   | kΩ   |
| R <sub>i(cm) (m)</sub>      | Matching between pin CANH and pin CANL common mode input resistance | V <sub>CANH</sub> = V <sub>CANL</sub> = 5 V                                                                 | -1.0 | 0    | +1.0 | %    |
| $R_{i(diff)}$               | Differential input resistance                                       | $-2 \text{ V} \le \text{V}_{CANH} \le +7 \text{ V};$<br>$-2 \text{ V} \le \text{V}_{CANL} \le +7 \text{ V}$ | 25   | 50   | 75   | kΩ   |
| C <sub>i(CANH)</sub>        | Input capacitance at pin CANH                                       | V <sub>TxDC</sub> = VR1; (Note 7)                                                                           | -    | 7.5  | 20   | pF   |
| C <sub>i(CANL)</sub>        | Input capacitance at pin CANL                                       | V <sub>TxDC</sub> = VR1; (Note 7)                                                                           | -    | 7.5  | 20   | pF   |
| C <sub>i(diff)</sub>        | Differential input capacitance                                      | V <sub>TxDC</sub> = VR1; (Note 7)                                                                           | _    | 3.75 | 10   | pF   |
| TIMING CHARAC               | TERISTICS (see Figure 4 and Figure 5)                               |                                                                                                             |      |      |      |      |
| t <sub>d(TxDC-BUSon)</sub>  | Delay TxDC to bus dominant                                          |                                                                                                             | _    | 65   | -    | ns   |
| t <sub>d(TxDC-BUSoff)</sub> | Delay TxDC to bus recessive                                         |                                                                                                             | -    | 90   | -    | ns   |
| t <sub>d(BUSon-RxDC)</sub>  | Delay bus dominant to RxDC                                          |                                                                                                             | _    | 60   | -    | ns   |
| t <sub>d(BUSoff-RxDC)</sub> | Delay bus recessive to RxDC                                         |                                                                                                             | _    | 65   | -    | ns   |
| t <sub>pd_dr</sub>          | Propagation delay TxDC to RxDC dominant to recessive transition     |                                                                                                             | 50   | 100  | 210  | ns   |
| t <sub>pd_rd</sub>          | Propagation delay TxDC to RxDC recessive to dominant transition     |                                                                                                             | 50   | 120  | 210  | ns   |
| t <sub>d(stb-nm)</sub>      | Delay wake-up detection mode to nor-<br>mal mode                    |                                                                                                             | 7.0  | 25   | 47   | μs   |
| t <sub>wake_filt</sub>      | Dominant time for wake-up via bus                                   | CAN_EN = low                                                                                                | 0.15 | -    | 1.8  | μs   |
| t <sub>dwakerd</sub>        | Delay to flag wake event (recessive to dominant transitions)        | Valid bus wake-up event                                                                                     | 0.5  | _    | 10   | μs   |
| t <sub>dwakedr</sub>        | Delay to flag wake event (dominant to recessive transitions)        | Valid bus wake-up event                                                                                     | 0.5  | -    | 10   | μs   |
| t <sub>wake_to</sub>        | Bus time for wake-up timeout                                        | CAN_EN = low                                                                                                | 1.0  | -    | 10   | ms   |
| t <sub>dom(TxDC)</sub>      | TxDC dominant time for timeout                                      | CAN_EN = high; V <sub>TxDC</sub> = 0 V                                                                      | 1.0  | -    | 10   | ms   |
| t <sub>Bit(RxDC)</sub>      | Bit time on RxDC pin                                                | t <sub>Bit(TxDC)</sub> = 500 ns                                                                             | 400  | -    | 550  | ns   |
|                             |                                                                     | t <sub>Bit(TxDC)</sub> = 200 ns                                                                             | 120  | -    | 220  | ns   |
| t <sub>Bit(Vi(diff))</sub>  | Bit time on bus (CANH – CANL pin)                                   | t <sub>Bit(TxDC)</sub> = 500 ns                                                                             | 435  | -    | 530  | ns   |
| //                          |                                                                     | t <sub>Bit(TxDC)</sub> = 200 ns                                                                             | 155  | -    | 210  | ns   |
| $\Delta t_{Rec}$            | Receiver timing symmetry                                            | t <sub>Bit(TxDC)</sub> = 500 ns                                                                             | -65  | -    | 40   | ns   |
|                             | $\Delta t_{Rec} = t_{Bit(RxDC)} - t_{Bit(Vi(diff))}$                | t <sub>Bit(TxDC)</sub> = 200 ns                                                                             | -45  | -    | 15   | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>7.</sup> Not tested in production, guaranteed by design.



**Figure 4. Test Circuit for Timing Characteristics** 



Figure 5. CAN Transceiver Timing Diagram

### **FUNCTIONAL DESCRIPTION**

### **Supply Concept**

The device has two independent supply pins VS1 and VS2. While VR1 regulator and logic control are supplied from VS1, High-side driver is supplied from VS2. Both supply lines have to be properly decoupled by filtration capacitors close to the device pins.

As long as VS1 < VS\_POR level, all the blocks are in power-down mode.

### VR1 Low-drop Regulator

VR1 is a low-drop output regulator providing 5 V voltage derived from the VS1 main supply. It is able to deliver up to 250 mA and is primarily intended to supply the on-chip CAN transceiver, the application microcontroller unit (MCU) and related 5 V loads (e.g. its own MCU-related digital inputs/outputs). An external capacitor needs to be connected on VR1 pin in order to ensure the regulator's stability and to filter the disturbances caused by the connected loads.

VR1 voltage is supplying all the digital low-voltage input/output pins.

The protection and monitoring of the VR1 regulator consist of the following features:

- VR1 Current Limitation the two-level current limitation controlled by VR1 reset comparator to reduce the power dissipation in case of shorts to ground by the current fold-back (see Figure 7)
- VR1 Reset Comparator the VR1 regulator output is compared with a reset level *RES\_VR1*. If the VR1 level drops below this level for longer than *tflt\_RES\_VR1*, a reset towards the MCU is generated through the RSTN pin and peripherals (CAN transceiver and HS driver) disabled.
- ◆ Temperature (see Figure 14)



Figure 6. VR1 monitoring



Figure 7. VR1 current fold-back

### **CAN Transceiver**

The SBC contains one high-speed CAN transceiver compliant with ISO11898–2:2016, supporting bit rates up to 5 Mbit/s. The transceiver consists of the following sub-blocks: transmitter, receiver, and wakeup detector.

If enabled (CAN\_EN = High), the CAN transceiver is ready to provide the full-speed interface between the bus and a CAN controller connected on pins RxDC (received data) and TxDC (data to transmit). The bus lines are biased to VR1 / 2.

In order to prevent a faulty node from blocking the bus traffic, the maximum length of the transmitted dominant symbol is limited by a timeout counter to tdom(TxDC). In case the TxDC Low signal exceeds the timeout value, the transmitter returns automatically to the recessive state. The transmission is again de-blocked when TxDC pin returns to high (recessive) state.

If the CAN block is disabled (CAN\_EN = Low) or RSTN pin active (Low) due to failed watchdog service or VR1 undervoltage, the CAN transceiver is in its wake-up detection state. The bus lines are biased to ground. Logical level on TxDC is ignored and pin RxDC is kept high until a CAN bus wake-up is detected. The CAN bus wake-up corresponds to a pattern consisting of dominant – recessive – dominant symbols of at least *twake\_filt* each. The RxDC starts following the CAN bus afterwards. The pattern must be received within *twake\_to* to be recognized as a valid wake-up event, otherwise internal wake-up logic is reset.

### EN\_CAN



Figure 8. CAN wakeup pattern

### **HS Driver**

HS high-side driver is intended to drive an external load. Its state is directly controlled via HS\_EN pin and diagnostics are flagged on HS\_DIAG pin (see Table 7).

When the driver is enabled (HS\_EN = High), it is protected against an excessive current and temperature and diagnosed on Underload condition.

In case the HS driver is controlled by a PWM signal through HS EN with very low duty-cycle, the diagnostic

features are limited by  $td_oc_HS$  in case of an overcurrent and  $(VS2/dVout\ HS) + td\ uld\ HS$  in case of an underload.

The HS driver is designed to drive resistive loads. Therefore only a limited clamping energy (W < 1 mJ) can be dissipated by the device. For inductive loads (L > 100  $\mu H)$  an external freewheeling diode connected between GND and the HS pin is required.

**Table 7. HS Driver Diagnostics** 

| Event                         | HS_EN | Failure condition      | HS status | HS_DIAG | Recovery condition  |
|-------------------------------|-------|------------------------|-----------|---------|---------------------|
| Normal approtion (no failure) | Low   | -                      | Off       | High    | -                   |
| Normal operation (no failure) | High  | -                      | On        | High    | -                   |
| Overcurrent                   | High  | I(HS) > loc_HS         | Off       | Low     | HS_EN = Low         |
| Underload                     | Hiab  | 1/110) . 1.1.14 . 1.10 | On        | Law     | 1/110) - 1/114 110  |
| Short-to-battery              | High  | I(HS) < luld_HS        | On        | Low     | I(HS) > luld_HS     |
| Over-temperature              | High  | Tj > Tsd1              | Off       | Low     | Tj < Tsd1_off       |
| VS2 Overvoltage               | High  | VS2 > <i>VS2_OV</i>    | Off       | Low     | VS2 < <i>VS2_OV</i> |
| RSTN active                   | High  | RSTN = Low             | Off       | Low     | RSTN = High         |



### Watchdog

The on-chip watchdog requires that the MCU software "triggers" or "services" the watchdog in a specified time frame. A correct watchdog service consists of high-to-low transition on the WDI input. The watchdog timer restarts immediately after a successful trigger is received.

After any Reset event (power-up, watchdog failure, VR1 undervoltage, thermal shutdown 2) or watchdog enable (WD\_EN = Low -> High), the watchdog always starts in a timeout mode. The MCU software must serve the watchdog any time before the timeout expiration. After the watchdog is triggered for the first time, it starts working in a window mode operation: the watchdog time is split to two distinct parts – a closed window, where the watchdog may not be triggered, is followed by an open window where the MCU must send a valid watchdog trigger (see Figure 10).



Figure 10. Correct watchdog services

In case the watchdog is not triggered before the timeout or open window elapses (Figure 11, Figure 12), or trigger is sent within the closed window (Figure 13), RSTN signal is generated and then watchdog restarted in the timeout mode again.



Figure 11. Missed watchdog in Timeout mode



Figure 12. Missed watchdog in Window mode



Figure 13. Watchdog service during closed window

The WD\_EN pin has an integrated pull-up source to enable the watchdog in case the pin is disconnected from the application. To reduce the power consumption in the low-power mode (watchdog, CAN and HS driver disabled), the WD\_EN pull-up current source is switched on for ton\_pullup\_WDEN time with period of tper\_pullup\_WDEN. The pin state is sampled in the end of the current source activation. Once High level is detected on the WD\_EN pin, the current source is activated permanently.

To ensure the High level is correctly detected if the pin becomes floating, external WD\_EN capacity should stay below 50 pF.

After the rising edge on WD\_EN pin, the MCU should wait *tper pullup WDEN* before the first watchdog service.



Figure 14. WD EN pull-up current source activation

### **Thermal Protection**

The device junction temperature is monitored in order to avoid permanent degradation or damage. Two distinct junction temperature levels are provided – thermal shutdown level 1 *Tsd1* (typ. 155°C) and thermal shutdown level 2 *Tsd2* (typ. 175°C).

When the junction temperature exceeds the first thermal shutdown level, the high-side driver is disabled while VR1 and CAN transceiver keeps running so that the MCU can still take appropriate actions. The junction temperature above the second shutdown level leads to complete device de-activation, VR1 included; the device recovers automatically after the junction temperature drops below *Tsd1* level and *toff\_VR1* (typ. 1 second) elapses. HS driver functionality is recovered when the junction temperature drops below *Tsd1 off*.

The details of the thermal protection handling are shown in Figure 15.



Figure 15. Thermal monitoring flow chart

# Table 8. ISO11898-2:2016 PARAMETER CROSS-REFERENCE TABLE

| ISO 11898-2:2016 Specification                                  |                          | NCV7450 Datasheet                        |
|-----------------------------------------------------------------|--------------------------|------------------------------------------|
| Parameter                                                       | Notation                 | Symbol                                   |
| DOMINANT OUTPUT CHARACTERISTICS                                 |                          |                                          |
| Single ended voltage on CAN_H                                   | V <sub>CAN_H</sub>       | V <sub>o(dom)(CANH)</sub>                |
| Single ended voltage on CAN_L                                   | V <sub>CAN_L</sub>       | V <sub>o(dom)(CANL)</sub>                |
| Differential voltage on normal bus load                         | $V_{Diff}$               | $V_{o(dom)(diff)}$                       |
| Differential voltage on effective resistance during arbitration | $V_{Diff}$               | V <sub>o(dom)(diff)_arb</sub>            |
| Optional: Differential voltage on extended bus load range       | $V_{Diff}$               | $V_{o(dom)(diff)}$                       |
| DRIVER SYMMETRY                                                 |                          |                                          |
| Driver symmetry                                                 | V <sub>SYM</sub>         | $V_{o(dom)(sym)}$                        |
| DRIVER OUTPUT CURRENT                                           |                          |                                          |
| Absolute current on CAN_H                                       | I <sub>CAN_</sub> H      | I <sub>o(SC)(CANH)</sub>                 |
| Absolute current on CAN_L                                       | I <sub>CAN_L</sub>       | I <sub>o(SC)(CANL)</sub>                 |
| RECEIVER OUTPUT CHARACTERISTICS, BUS BIASING ACTIVE             |                          | •                                        |
| Single ended output voltage on CAN_H                            | V <sub>CAN_H</sub>       | V <sub>o(rec)(CANH)</sub>                |
| Single ended output voltage on CAN_L                            | V <sub>CAN_L</sub>       | V <sub>o(rec)(CANL)</sub>                |
| Differential output voltage                                     | V <sub>Diff</sub>        | V <sub>o(rec)(diff)</sub>                |
| RECEIVER OUTPUT CHARACTERISTICS, BUS BIASING INACTIVE           | •                        | , ,, ,                                   |
| Single ended output voltage on CAN_H                            | V <sub>CAN_H</sub>       | V <sub>o(off)(CANH)</sub>                |
| Single ended output voltage on CAN_L                            | V <sub>CAN L</sub>       | V <sub>o(off)(CANL)</sub>                |
| Differential output voltage                                     | V <sub>Diff</sub>        | V <sub>o(off)(dif)</sub>                 |
| OPTIONAL TRANSMIT DOMINANT TIMEOUT                              | •                        |                                          |
| Transmit dominant timeout, long                                 | t <sub>dom</sub>         | t <sub>dom(TxDC)</sub>                   |
| Transmit dominant timeout, short                                | t <sub>dom</sub>         | NA                                       |
| STATIC RECEIVER INPUT CHARACTERISTICS, BUS BIASING ACTIVE       | •                        | 1                                        |
| Recessive state differential input voltage range                | $V_{Diff}$               | V <sub>i(rec)(diff) _ NORM</sub>         |
| Dominant state differential input voltage range                 | $V_{Diff}$               | V <sub>i(dom)(diff)</sub> NORM           |
| STATIC RECEIVER INPUT CHARACTERISTICS, BUS BIASING INACTIVE     | •                        |                                          |
| Recessive state differential input voltage range                | $V_{Diff}$               | V <sub>i(rec)(diff)</sub> _ WU           |
| Dominant state differential input voltage range                 | $V_{Diff}$               | V <sub>i(dom)(diff)</sub> _ WU           |
| RECEIVER INPUT RESISTANCE                                       | •                        |                                          |
| Differential internal resistance                                | R <sub>Diff</sub>        | R <sub>i(diff)</sub>                     |
| Single ended internal resistance                                | R <sub>CAN H</sub>       | R <sub>i(cm)(CANH)</sub>                 |
|                                                                 | R <sub>CAN_L</sub>       | R <sub>i(cm)(CANL)</sub>                 |
| RECEIVER INPUT RESISTANCE MATCHING                              |                          |                                          |
| Matching a of internal resistance                               | m <sub>R</sub>           | R <sub>i(cm)(m)</sub>                    |
| IMPLEMENTATION LOOP DELAY REQUIREMENT                           |                          |                                          |
| Loop delay                                                      | t <sub>Loop</sub>        | t <sub>pd_rd</sub><br>t <sub>pd_dr</sub> |
| OPTIONAL IMPLEMENTATION DATA SIGNAL TIMING REQUIREMENTS for use | with bit rates above 1 M | bit/s and up to 2 Mbit/s                 |
| Transmitted recessive bit width @ 2 Mbit/s                      | t <sub>Bit(Bus)</sub>    | t <sub>Bit(Vi(diff))</sub>               |
| Received recessive bit width @ 2 Mbit/s                         | t <sub>Bit(RXD)</sub>    | t <sub>Bit(RxD)</sub>                    |
| Receiver timing symmetry @ 2 Mbit/s                             | $\Delta t_{Rec}$         | $\Delta t_{Rec}$                         |

# Table 8. ISO11898-2:2016 PARAMETER CROSS-REFERENCE TABLE

| ISO 11898-2:2016 Specification                                                  |                                            | NCV7450 Datasheet                      |
|---------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------|
| Parameter                                                                       | Notation                                   | Symbol                                 |
| OPTIONAL IMPLEMENTATION DATA SIGNAL TIMING REQUIREMENTS for use wit             | h bit rates above 2 Mi                     | oit/s and up to 5 Mbit/s               |
| Transmitted recessive bit width @ 5 Mbit/s                                      | t <sub>Bit(Bus)</sub>                      | t <sub>Bit(Vi(diff))</sub>             |
| Transmitted recessive bit width @ 5 Mbit / s                                    | t <sub>Bit(RXD)</sub>                      | t <sub>Bit(RxD)</sub>                  |
| Received recessive bit width @ 5 Mbit / s                                       | $\Delta t_{Rec}$                           | $\Delta t_{Rec}$                       |
| MAXIMUM RATINGS OF $V_{CAN\_H}$ , $V_{CAN\_L}$ AND $V_{DIFF}$                   |                                            |                                        |
| Maximum rating V <sub>Diff</sub>                                                | $V_{Diff}$                                 | Vmax_diff                              |
| General maximum rating $V_{CAN\_H}$ and $V_{CAN\_L}$                            | V <sub>CAN_H</sub><br>V <sub>CAN_L</sub>   | V <sub>CANH</sub><br>V <sub>CANL</sub> |
| Optional: Extended maximum rating $V_{CAN\_H}$ and $V_{CAN\_L}$                 | V <sub>CAN_H</sub><br>V <sub>CAN_L</sub>   | NA                                     |
| MAXIMUM LEAKAGE CURRENTS ON CAN_H AND CAN_L, UNPOWERED                          |                                            |                                        |
| Leakage current on CAN_H, CAN_L                                                 | I <sub>CAN_H</sub> ,<br>I <sub>CAN_L</sub> | ILI                                    |
| BUS BIASING CONTROL TIMINGS                                                     |                                            |                                        |
| CAN activity filter time, long                                                  | t <sub>Filter</sub>                        | NA                                     |
| CAN activity filter time, short                                                 | t <sub>Filter</sub>                        | t <sub>wake_filt</sub>                 |
| Optional: Wake-up timeout, short                                                | t <sub>Wake</sub>                          | t <sub>wake_to</sub>                   |
| Optional: Wake-up timeout, long                                                 | t <sub>Wake</sub>                          | t <sub>wake_to</sub>                   |
| Timeout for bus inactivity (Required for selective wake-up implementation only) | t <sub>Silence</sub>                       | NA                                     |
| Bus Bias reaction time (Required for selective wake-up implementation only)     | t <sub>Bias</sub>                          | NA                                     |

### TSSOP16, 4.4x5 EXPOSED PAD

CASE 948BV ISSUE O





# TOP VIEW



| SYMBOL | MIN      | NOM      | MAX  |
|--------|----------|----------|------|
| Α      |          |          | 1.10 |
| A1     | 0.05     |          | 0.15 |
| A2     | 0.85     |          | 0.95 |
| b      | 0.19     |          | 0.30 |
| С      | 0.13     |          | 0.20 |
| D      | 4.90     |          | 5.10 |
| E      | 6.30     |          | 6.50 |
| E1     | 4.30     |          | 4.50 |
| е      | 0.65 BSC |          |      |
| L      | 1.00 REF |          |      |
| L1     | 0.45     |          | 0.75 |
| N      | 0.90     |          | 1.00 |
| Р      | 6.50     |          | 6.70 |
| R      | 4.60     |          | 4.80 |
| S      | 0.37     |          | 0.47 |
| θ      | 0°       |          | 8°   |
| Х      |          | 3.33 REF |      |
| Y      |          | 2.76 REF |      |

### **END VIEW**

# **BOTTOM VIEW**



### Notes:

- (1) All dimensions are in millimeters. Angles in degrees.
- (2) Complies with JEDEC MO-153 variations ABT.

DOCUMENT NUMBER: 98AON65408G Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.

DESCRIPTION: TSSOP16, 4.4X5 EXPOSED PAD PAGE 1 OF 1

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative