

## SANYO Semiconductors DATA SHEET



# LC75725E - CMOS IC 1/11 Duty Dynamic Drive VFD Driver

#### Overview

The LC75725E is a 1/4 to 1/11 duty dynamic drive VFD driver. It provides 43 segment outputs and 11 digit outputs. It facilitates the construction of display systems operating under the control of a controller.

#### **Features**

- Dynamic drive display technique to display four to eleven digits on the VFD.
- Serial data input supports CCB\* format communication with the system controller.
- The dimmer level is controlled by serial data input. (The dimmer has a resolution of 10 bits.)
- High generality since display data is displayed without the intervention of a decoder.
- All segments can be turned off with the BLK pin.
- CR oscillator circuit.

### **Specifications**

Absolute Maximum Ratings at  $Ta = 25^{\circ}C$ ,  $V_{SS} = 0$  V

| Parameter                   | Symbol                              | Conditions           | Ratings                                | Unit |  |
|-----------------------------|-------------------------------------|----------------------|----------------------------------------|------|--|
|                             | V <sub>DD</sub> max V <sub>DD</sub> |                      | -0.3 to +6.5                           | .,,  |  |
| Maximum supply voltage      | V <sub>FL</sub> max                 | V <sub>FL</sub>      | $V_{DD} - 47 \text{ to } V_{DD} + 0.3$ | V    |  |
|                             | V <sub>IN</sub> 1                   | DI, CL, CE, BLK      | -0.3 to +6.5                           |      |  |
| Input voltage               | V <sub>IN</sub> 2                   | OSCI                 | -0.3 to V <sub>DD</sub> +0.3           | V    |  |
| Output voltage              | V <sub>OUT</sub> 1                  | S1 to S43, G1 to G11 | $V_{DD} - 47 \text{ to } V_{DD} + 0.3$ | \/   |  |
| Output voltage              | V <sub>OUT</sub> 2                  | osco                 | -0.3 to V <sub>DD</sub> +0.3           | V    |  |
|                             | I <sub>OUT</sub> 1                  | S1 to S43            | 10                                     |      |  |
| Output current              | I <sub>OUT</sub> 2                  | G1 to G11            | 30                                     | mA   |  |
| Allowable power dissipation | Pd max                              | Ta = 85°C            | 300                                    | mW   |  |
| Operating temperature       | Topr                                |                      | -40 to +85                             | °C   |  |
| Storage temperature         | Tstg                                |                      | -50 to +150                            | °C   |  |

- CCB is a trademark of SANYO ELECTRIC CO., LTD.
- CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.
- Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
- SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

## SANYO Electric Co.,Ltd. Semiconductor Company

TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110-8534 JAPAN

## Allowable Operating Ranges at $Ta=-40~to~+85^{\circ}C,\,V_{DD}=4.5~to~5.5~V,\,V_{SS}=0~V$

| Parameter                        | Symbol            | Conditions            |          |                      | Ratings |                     | Unit |  |
|----------------------------------|-------------------|-----------------------|----------|----------------------|---------|---------------------|------|--|
| Parameter                        | Symbol            | Conditions            | min      | typ                  | max     | Offic               |      |  |
| Company of the second            | $V_{DD}$          | V <sub>DD</sub>       | 4.5      | 5.0                  | 5.5     | .,                  |      |  |
| Supply voltage                   | V <sub>FL</sub>   | V <sub>FL</sub>       |          | V <sub>DD</sub> – 45 |         | $V_{DD}$            | V    |  |
| leave bight level walks as       | V <sub>IH</sub> 1 | DI, CL, CE, BLK       |          | 0.8 V <sub>DD</sub>  |         | 5.5                 | V    |  |
| Input high-level voltage         | V <sub>IH</sub> 2 | OSCI                  |          | 0.8 V <sub>DD</sub>  |         | $V_{DD}$            | V    |  |
| Input low-level voltage          | V <sub>IL</sub>   | DI, CL, CE, BLK, OSCI |          | 0                    |         | 0.2 V <sub>DD</sub> | V    |  |
| Guaranteed oscillator range      | fosc              | OSCI, OSCO            |          | 1.8                  | 3.7     | 4.9                 | MHz  |  |
| Recommended external resistance  | Rosc              | OSCI, OSCO            |          | 1.0                  | 5.6     | 22                  | kΩ   |  |
| Recommended external capacitance | Cosc              | OSCI, OSCO            |          | 10                   | 22      | 47                  | pF   |  |
| Low level clock pulse width      | t <sub>øL</sub>   | CL                    | Figure 1 | 0.5                  |         |                     | μs   |  |
| High level clock pulse width     | t <sub>øH</sub>   | CL                    | Figure 1 | 0.5                  |         |                     | μs   |  |
| Data setup time                  | t <sub>ds</sub>   | DI, CL                | Figure 1 | 0.5                  |         |                     | μs   |  |
| Data hold time                   | t <sub>dh</sub>   | DI, CL                | Figure 1 | 0.5                  |         |                     | μs   |  |
| CE wait time                     | t <sub>cp</sub>   | CE, CL                | Figure 1 | 0.5                  |         |                     | μs   |  |
| CE setup time                    | t <sub>cs</sub>   | CE, CL                | Figure 1 | 0.5                  |         |                     | μs   |  |
| CE hold time                     | t <sub>ch</sub>   | CE, CL                | Figure 1 | 0.5                  |         |                     | μs   |  |
| BLK switching time               | t <sub>c</sub>    | BLK, CE               | Figure 3 | 10                   |         |                     | μs   |  |

#### **Electrical Characteristics** in the Allowable Operating Ranges

| Parameter                 | Symbol            | Conditions                                                                             |                       | Unit                |                      |      |
|---------------------------|-------------------|----------------------------------------------------------------------------------------|-----------------------|---------------------|----------------------|------|
| Parameter                 | Symbol            | Conditions                                                                             | min                   | typ                 | max                  | Unit |
|                           | I <sub>IH</sub> 1 | DI, CL, CE, BLK: V <sub>I</sub> = 5.5 V                                                |                       |                     | 5                    |      |
| Input high-level current  | I <sub>IH</sub> 2 | OSCI:V <sub>I</sub> = V <sub>DD</sub>                                                  |                       |                     | 5                    | μA   |
| Input low-level current   | I <sub>IL</sub>   | DI, CL, CE, BLK: V <sub>I</sub> = 0 V                                                  |                       |                     |                      | μA   |
|                           | V <sub>OH</sub> 1 | S1 to S43: I <sub>O</sub> = 5 mA                                                       | V <sub>DD</sub> – 2.0 |                     |                      |      |
| Output high-level voltage | V <sub>OH</sub> 2 | H <sup>2</sup> G1 to G11: I <sub>O</sub> = 20 mA                                       |                       |                     |                      | V    |
|                           | V <sub>OH</sub> 3 | OSCO: I <sub>O</sub> = 0.5 mA                                                          | V <sub>DD</sub> – 2.0 |                     |                      |      |
| Output low-level voltage  | V <sub>OL</sub>   | OSCO: I <sub>O</sub> = -0.5 mA                                                         |                       |                     | 2.0                  | V    |
| Output off voltage        | V <sub>OFF</sub>  | S1 to S43, G1 to G11: $V_{FL} = V_{DD} - 45 V$ , Outputs off                           |                       |                     | V <sub>DD</sub> – 44 | V    |
| Pull-down resistors       | R <sub>PD</sub>   | S1 to S43, G1 to G11: $V_{FL} = V_{DD} - 45 V$ , $V_O = V_{DD}$                        | 50                    | 100                 | 200                  | kΩ   |
| Oscillator frequency      | fosc              | OSCI, OSCO: $R_{OSC} = 5.6 \text{ k}\Omega$ , $C_{OSC} = 22 \text{ pF}$                |                       | 3.7                 |                      | MHz  |
| Hysteresis voltage        | V <sub>H</sub>    | DI, CL, CE, BLK                                                                        |                       | 0.1 V <sub>DD</sub> |                      | V    |
| Current drain             | I <sub>DD</sub>   | $V_{DD}$ : Outputs open. Display off,<br>$f_{OSC} = 3.7$ MHz, $V_{FL} = V_{DD} - 45$ V |                       |                     | 5                    | mA   |

## **Package Dimensions**

unit: mm

#### 3159A-QIP64E



#### 1. When CL is stopped at the low level



#### 2. When CL is stopped at the high level



Figure 1

#### **Pin Assignment**



#### **Block Diagram**



A06735

#### **Pin Functions**

| Pin             | Pin No.  | Function                                                                                                                                                | I/O | Handling when unused |
|-----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|
| V <sub>FL</sub> | 1, 13    | Driver block power supply connection. (Both pins must be connected.)                                                                                    | _   | _                    |
| $V_{DD}$        | 60       | Logic block power supply connection. Provide a voltage between 4.5 and 5.5 V.                                                                           | _   | _                    |
| V <sub>SS</sub> | 57       | Power supply connection. Connect to the ground.                                                                                                         | _   | _                    |
| OSCI            | 59       | Oscillator connection. An oscillator circuit is formed by connecting an external resistor                                                               | I   | GND                  |
| OSCO            | 58       | and capacitor to these pins.                                                                                                                            | 0   | OPEN                 |
| BLK             | 61       |                                                                                                                                                         | I   | GND                  |
| CL              | 63       | Serial data transfer inputs. These pins must be connected to the system microcontroller.                                                                |     |                      |
| DI              | 64       | CL: Synchronization clock DI: Transfer data                                                                                                             | 1   | GND                  |
| CE              | 62       | CE: Chip enable                                                                                                                                         |     |                      |
| G1 to G11       | 2 to 12  | Digit outputs. These pins are P-channel open drain outputs with pull-down resistors.                                                                    | 0   | OPEN                 |
| S1 to S43       | 56 to 14 | Segment outputs for displaying the display data transferred by serial data input. These pins are P-channel open drain outputs with pull-down resistors. | 0   | OPEN                 |

#### **Serial Data Transfer Format**

1. When CL is stopped at the low level





No. 5606-6/14

#### 2. When CL is stopped at the high level



No. 5606-7/14



Figure 2

CCB address: Transfer 01110110B as shown in Figure 2.

DM0 to DM9: Dimmer data

This dimmer data controls the duty of the G1 to G11 digit output pins and the S1 to S43 segment output pins. It consists of 10 bits, of which DM0 is the LSB. This dimmer data sets the VFD intensity to one of 993 levels. The following table gives the relationship between the dimmer data and the dimmer level.

| DM9 | DM8 | DM7 | DM6 | DM5 | DM4 | DM3 | DM2 | DM1 | DM0 | Dimmer level (Ton/Tdig) |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-------------------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0/1024                  |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1/1024                  |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0   | 2/1024                  |
|     |     |     |     | t   | 0   |     |     |     |     | to                      |
| 1   | 1   | 1   | 1   | 0   | 1   | 1   | 1   | 1   | 0   | 990/1024                |
| 1   | 1   | 1   | 1   | 0   | 1   | 1   | 1   | 1   | 1   | 991/1024                |
| 1   | 1   | 1   | 1   | 1   | 0   | 0   | 0   | 0   | 0   | 992/1024 (max)          |
| 1   | 1   | 1   | 1   | 1   | 0   | 0   | 0   | 0   | 1   | 992/1024 (max)          |
|     |     |     |     | t   | 0   |     |     |     |     | to                      |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1   | 992/1024 (max)          |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 992/1024 (max)          |
| 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | Not used                |

Tdig: Single-digit display time (See Figure 4.)

Ton: Single-digit on time (See Figure 4.)

If distortion of the digit waveforms and segment waveforms by the VFD panel used and the wiring causes spurious glowing of the VFD panel dimly, we recommend setting the dimmer level to a smaller value.

#### GN0 to GN3: Number of display digits data

This data give the number of digits displayed by the VFD panel, a number between 4 and 11. The following table gives the relationship between this setting and the digit output pins used.

| GN3 | GN2 | GN1 | GN0 | Digit output pins |
|-----|-----|-----|-----|-------------------|
| 0   | 1   | 0   | 0   | G1 to G4          |
| 0   | 1   | 0   | 1   | G1 to G5          |
| 0   | 1   | 1   | 0   | G1 to G6          |
| 0   | 1   | 1   | 1   | G1 to G7          |
| 1   | 0   | 0   | 0   | G1 to G8          |
| 1   | 0   | 0   | 1   | G1 to G9          |
| 1   | 0   | 1   | 0   | G1 to G10         |
| 1   | 0   | 1   | 1   | G1 to G11         |

For example, if the VFD panel displays six digits using digit output pins G1 to G6, set GN0 to 0, GN1 to 1, GN2 to 1, and GN3 to 0.

#### D1 to D473: Display data

Dn (n=1 to 473) = 1: Display on Dn (n=1 to 473) = 0: Display off

D1 to D43 · · · · · Display data for digit output G1
D44 to D86 · · · · Display data for digit output G2
D87 to D129 · · · Display data for digit output G3
D130 to D172 · · · Display data for digit output G4
D173 to D215 · · · Display data for digit output G5
D216 to D258 · · · Display data for digit output G6
D259 to D301 · · · Display data for digit output G7
D302 to D344 · · · Display data for digit output G8
D345 to D387 · · · Display data for digit output G9
D388 to D430 · · · Display data for digit output G10
D431 to D473 · · · · Display data for digit output G11

The number of display data bits transferred depends on the number of digits displayed. For example, if the VFD panel displays six digits, display data bits D1 to D258 are transferred. There is no need to transfer display data bits D259 to D473.



#### **Example of Serial Data Transfer**

• Six display digits (1/6 duty)



A06740



## Correspondence between Display Data (D1 to D473) and Segment Output Pins

| Segment output pin | G1  | G2  | G3   | G4   | G5   | G6   | G7   | G8   | G9   | G10  | G11  |
|--------------------|-----|-----|------|------|------|------|------|------|------|------|------|
| S1                 | D1  | D44 | D87  | D130 | D173 | D216 | D259 | D302 | D345 | D388 | D431 |
| S2                 | D2  | D45 | D88  | D131 | D174 | D217 | D260 | D303 | D346 | D389 | D432 |
| S3                 | D3  | D46 | D89  | D132 | D175 | D218 | D261 | D304 | D347 | D390 | D433 |
| S4                 | D4  | D47 | D90  | D133 | D176 | D219 | D262 | D305 | D348 | D391 | D434 |
| S5                 | D5  | D48 | D91  | D134 | D177 | D220 | D263 | D306 | D349 | D392 | D435 |
| S6                 | D6  | D49 | D92  | D135 | D178 | D221 | D264 | D307 | D350 | D393 | D436 |
| S7                 | D7  | D50 | D93  | D136 | D179 | D222 | D265 | D308 | D351 | D394 | D437 |
| S8                 | D8  | D51 | D94  | D137 | D180 | D223 | D266 | D309 | D352 | D395 | D438 |
| S9                 | D9  | D52 | D95  | D138 | D181 | D224 | D267 | D310 | D353 | D396 | D439 |
| S10                | D10 | D53 | D96  | D139 | D182 | D225 | D268 | D311 | D354 | D397 | D440 |
| S11                | D11 | D54 | D97  | D140 | D183 | D226 | D269 | D312 | D355 | D398 | D441 |
| S12                | D12 | D55 | D98  | D141 | D184 | D227 | D270 | D313 | D356 | D399 | D442 |
| S13                | D13 | D56 | D99  | D142 | D185 | D228 | D271 | D314 | D357 | D400 | D443 |
| S14                | D14 | D57 | D100 | D143 | D186 | D229 | D272 | D315 | D358 | D401 | D444 |
| S15                | D15 | D58 | D101 | D144 | D187 | D230 | D273 | D316 | D359 | D402 | D445 |
| S16                | D16 | D59 | D102 | D145 | D188 | D231 | D274 | D317 | D360 | D403 | D446 |
| S17                | D17 | D60 | D103 | D146 | D189 | D232 | D275 | D318 | D361 | D404 | D447 |
| S18                | D18 | D61 | D104 | D147 | D190 | D233 | D276 | D319 | D362 | D405 | D448 |
| S19                | D19 | D62 | D105 | D148 | D191 | D234 | D277 | D320 | D363 | D406 | D449 |
| S20                | D20 | D63 | D106 | D149 | D192 | D235 | D278 | D321 | D364 | D407 | D450 |
| S21                | D21 | D64 | D107 | D150 | D193 | D236 | D279 | D322 | D365 | D408 | D451 |
| S22                | D22 | D65 | D108 | D151 | D194 | D237 | D280 | D323 | D366 | D409 | D452 |
| S23                | D23 | D66 | D109 | D152 | D195 | D238 | D281 | D324 | D367 | D410 | D453 |
| S24                | D24 | D67 | D110 | D153 | D196 | D239 | D282 | D325 | D368 | D411 | D454 |
| S25                | D25 | D68 | D111 | D154 | D197 | D240 | D283 | D326 | D369 | D412 | D455 |
| S26                | D26 | D69 | D112 | D155 | D198 | D241 | D284 | D327 | D370 | D413 | D456 |
| S27                | D27 | D70 | D113 | D156 | D199 | D242 | D285 | D328 | D371 | D414 | D457 |
| S28                | D28 | D71 | D114 | D157 | D200 | D243 | D286 | D329 | D372 | D415 | D458 |
| S29                | D29 | D72 | D115 | D158 | D201 | D244 | D287 | D330 | D373 | D416 | D459 |
| S30                | D30 | D73 | D116 | D159 | D202 | D245 | D288 | D331 | D374 | D417 | D460 |
| S31                | D31 | D74 | D117 | D160 | D203 | D246 | D289 | D332 | D375 | D418 | D461 |
| S32                | D32 | D75 | D118 | D161 | D204 | D247 | D290 | D333 | D376 | D419 | D462 |
| S33                | D33 | D76 | D119 | D162 | D205 | D248 | D291 | D334 | D377 | D420 | D463 |
| S34                | D34 | D77 | D120 | D163 | D206 | D249 | D292 | D335 | D378 | D421 | D464 |
| S35                | D35 | D78 | D121 | D164 | D207 | D250 | D293 | D336 | D379 | D422 | D465 |
| S36                | D36 | D79 | D122 | D165 | D208 | D251 | D294 | D337 | D380 | D423 | D466 |
| S37                | D37 | D80 | D123 | D166 | D209 | D252 | D295 | D338 | D381 | D424 | D467 |
| S38                | D38 | D81 | D124 | D167 | D210 | D253 | D296 | D339 | D382 | D425 | D468 |
| S39                | D39 | D82 | D125 | D168 | D211 | D254 | D297 | D340 | D383 | D426 | D469 |
| S40                | D40 | D83 | D126 | D169 | D212 | D255 | D298 | D341 | D384 | D427 | D470 |
| S41                | D41 | D84 | D127 | D170 | D213 | D256 | D299 | D342 | D385 | D428 | D471 |
| S42                | D42 | D85 | D128 | D171 | D214 | D257 | D300 | D343 | D386 | D429 | D472 |
| S43                | D43 | D86 | D129 | D172 | D215 | D258 | D301 | D344 | D387 | D430 | D473 |

#### **BLK** and the Display Control

Since the LSI internal data (D1 to D473 and the control data) is undefined when power is first applied, the display is off (S1 to S43 and G1 to G11 pins = VFL level) by setting the  $\overline{BLK}$  pin low at the same time as power is applied. Then, meaningless display at power on can be prevented by transfering the necessary serial data from the controller while the display is off and set the  $\overline{BLK}$  pin high after the transfer completes. (See Figure 3.)

#### **Power Supply Sequence**

The following sequences must be observed when the power is turned on and off. (See Figure 3.)

- Power on: Logic block power supply  $(V_{DD})$  on  $\rightarrow$  Driver block power supply  $(V_{FI})$  on
- $\bullet \ \text{Power off: Driver block power supply } (V_{FL}) \ \text{off} \ \to Logic \ block \ power \ supply } (V_{DD}) \ \text{off} \\$



Figure 3

#### Digit Timing Chart (11 display digits)

Tframe, the frame period, is  $Tdig \times N$ , where N is the number of display digits. Tdig, the single-digit display time, is 2048/fosc, where  $f_{OSC}$  is the oscillator frequency. When the number of display digits is 11 and the oscillator frequency, fosc, is 3.7 MHz, Tdig will be about 554  $\mu$ s and Tframe will be about 6.09 ms.



Figure 4

#### **Sample Application Circuit**



- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of September, 2004. Specifications and information herein are subject to change without notice.