**ON Semiconductor** 

Is Now

## Onsemí

To learn more about onsemi<sup>™</sup>, please visit our website at <u>www.onsemi.com</u>

onsemi and ONSEMI: and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product factures, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application is the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application, Buyer shall indemnify and hold onsemi and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application, Buyer shall indemnify and hold ons

### **Analog Multiplexer**/ Demultiplexer

#### High-Performance Silicon-Gate CMOS

The MC74LVX8053 utilizes silicon-gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. This analog multiplexer/demultiplexer controls analog voltages that may vary across the complete power supply range (from V<sub>CC</sub> to GND).

The LVX8053 is similar in pinout to the high-speed HC4053A, and the metal-gate MC14053B. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off.

The Channel-Select and Enable inputs are compatible with standard CMOS outputs; with pull-up resistors they are compatible with LSTTL outputs.

This device has been designed so that the ON resistance (Ron) is more linear over input voltage than Ron of metal-gate CMOS analog switches.

#### Features

- Fast Switching and Propagation Speeds
- Low Crosstalk Between Switches
- Diode Protection on All Inputs/Outputs
- Analog Power Supply Range  $(V_{CC} GND) = 2.5$  to 6.0 V
- Digital (Control) Power Supply Range (V<sub>CC</sub> GND) = 2.5 to 6.0 V
- Improved Linearity and Lower ON Resistance Than Metal-Gate Counterparts
- Low Noise
- In Compliance With the Requirements of JEDEC Standard No. 7A
- Chip Complexity: LVX8053 156 FETs or 39 Equivalent Gates
- These Devices are Pb-Free and are RoHS Compliant



#### **ON Semiconductor®**

http://onsemi.com



**PIN ASSIGNMENT** 



#### MARKING DIAGRAMS



- Year

Α

Υ

= Pb-Free Package G or •

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet.



NOTE: This device allows independent control of each switch. Channel–Select Input A controls the X–Switch, Input B controls the Y–Switch and Input C controls the Z–Switch

#### LOGIC DIAGRAM Triple Single–Pole, Double–Position Plus Common Off

#### MAXIMUM RATINGS

| Symbol           | Parameter                                                       | Value                         | Unit |
|------------------|-----------------------------------------------------------------|-------------------------------|------|
| V <sub>CC</sub>  | Positive DC Supply Voltage (Referenced to GND)                  | -0.5 to +7.0                  | V    |
| VIS              | Analog Input Voltage                                            | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| V <sub>in</sub>  | Digital Input Voltage (Referenced to GND)                       | –0.5 to V <sub>CC</sub> + 0.5 | V    |
| I                | DC Current, Into or Out of Any Pin                              | ±20                           | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air, SOIC Package†<br>TSSOP Package† | 500<br>450                    | mW   |
| T <sub>stg</sub> | Storage Temperature Range                                       | -65 to +150                   | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds                 | 260                           | °C   |

# This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq (V_{in} \text{ or } V_{out}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

†Derating: SOIC Package: -7 mW/°C from 65° to 125°C

TSSOP Package: -6.1 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol                          | Parameter                                                | Min    | Max             | Unit |
|---------------------------------|----------------------------------------------------------|--------|-----------------|------|
| V <sub>CC</sub>                 | Positive DC Supply Voltage (Referenced to GND)           | 2.5    | 6.0             | V    |
| V <sub>IS</sub>                 | Analog Input Voltage                                     | 0.0    | V <sub>CC</sub> | V    |
| V <sub>in</sub>                 | Digital Input Voltage (Referenced to GND)                | GND    | V <sub>CC</sub> | V    |
| V <sub>IO</sub> *               | Static or Dynamic Voltage Across Switch                  |        | 1.2             | V    |
| T <sub>A</sub>                  | Operating Temperature Range, All Package Types           | - 55   | + 85            | °C   |
| t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time (Channel Select or Enable Inputs)   |        |                 | ns/V |
|                                 | $V_{CC} = 3.3 V \pm 0.3 V$<br>$V_{CC} = 5.0 V \pm 0.5 V$ | 0<br>0 | 100<br>20       |      |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

\*For voltage drops across switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded.

#### FUNCTION TABLE – MC74LVX8053

| Control Inputs |          |   |   |       |      |    |
|----------------|----------|---|---|-------|------|----|
| Enable C B A   |          |   |   | Chann |      |    |
| Lilable        | <u> </u> | Б | A |       | Chan |    |
| L              | L        | L | L | Z0    | Y0   | xo |
| L              | L        | L | Н | Z0    | Y0   | X1 |
| L              | L        | Н | L | Z0    | Y1   | X0 |
| L              | L        | Н | Н | Z0    | Y1   | X1 |
| L              | Н        | L | L | Z1    | Y0   | X0 |
| L              | Н        | L | н | Z1    | Y0   | X1 |
| L L            | Н        | Н | L | Z1    | Y1   | X0 |
| L              | Н        | Н | Н | Z1    | Y1   | X1 |
| н              | Х        | Х | Х |       | NONE |    |

X = Don't Care

#### DC CHARACTERISTICS — Digital Section (Voltages Referenced to GND)

|                 |                                                                      |                                                                     | v <sub>cc</sub>          | Guara                        | nteed Lin                    | nit                          |      |
|-----------------|----------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------|------------------------------|------------------------------|------------------------------|------|
| Symbol          | Parameter                                                            | Condition                                                           | V                        | –55 to 25°C                  | ≤ 85°C                       | ≤ 125°C                      | Unit |
| V <sub>IH</sub> | Minimum High-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec                                          | 2.5<br>3.0<br>4.5<br>5.5 | 1.50<br>2.10<br>3.15<br>3.85 | 1.50<br>2.10<br>3.15<br>3.85 | 1.50<br>2.10<br>3.15<br>3.85 | V    |
| V <sub>IL</sub> | Maximum Low–Level Input Voltage,<br>Channel–Select or Enable Inputs  | R <sub>on</sub> = Per Spec                                          | 2.5<br>3.0<br>4.5<br>5.5 | 0.5<br>0.9<br>1.35<br>1.65   | 0.5<br>0.9<br>1.35<br>1.65   | 0.5<br>0.9<br>1.35<br>1.65   | V    |
| l <sub>in</sub> | Maximum Input Leakage Current,<br>Channel–Select or Enable Inputs    | $V_{in} = V_{CC}$ or GND,                                           | 5.5                      | ±0.1                         | ±1.0                         | ±1.0                         | μΑ   |
| ICC             | Maximum Quiescent Supply<br>Current (per Package)                    | Channel Select, Enable and $V_{IS} = V_{CC}$ or GND; $V_{IO} = 0 V$ | 5.5                      | 4                            | 40                           | 160                          | μΑ   |

#### DC ELECTRICAL CHARACTERISTICS Analog Section

|                  |                                                                                          |                                                                                                                                                                  | Vcc               | Guara            | anteed Lim     | it             |      |
|------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------|----------------|----------------|------|
| Symbol           | Parameter                                                                                | Test Conditions                                                                                                                                                  | v                 | –55 to 25°C      | ≤ 85°C         | ≤ 125°C        | Unit |
| R <sub>on</sub>  | Maximum "ON" Resistance                                                                  | $\begin{array}{l} V_{in} = V_{IL} \text{ or } V_{IH} \\ V_{IS} = V_{CC} \text{ to } GND \\  I_S   \leq  10.0 \text{ mA (Figures 1, 2)} \end{array}$              | 3.0<br>4.5<br>5.5 | 40<br>30<br>25   | 45<br>32<br>28 | 50<br>37<br>30 | Ω    |
|                  |                                                                                          | $ \begin{array}{l} V_{in} = V_{IL} \text{ or } V_{IH} \\ V_{IS} = V_{CC} \text{ or GND (Endpoints)} \\  I_S   \leq  10.0 \text{ mA (Figures 1, 2)} \end{array} $ | 3.0<br>4.5<br>5.5 | 30<br>25<br>20   | 35<br>28<br>25 | 40<br>35<br>30 |      |
| $\Delta R_{on}$  | Maximum Difference in "ON"<br>Resistance Between Any Two<br>Channels in the Same Package | $\begin{array}{l} V_{in} = V_{IL} \mbox{ or } V_{IH} \\ V_{IS} = 1/2 \ (V_{CC} - GND) \\  I_{S}  \ \leq \ 10.0 \ mA \end{array}$                                 | 3.0<br>4.5<br>5.5 | 15<br>8.0<br>8.0 | 20<br>12<br>12 | 25<br>15<br>15 | Ω    |
| I <sub>off</sub> | Maximum Off–Channel Leakage<br>Current, Any One Channel                                  |                                                                                                                                                                  | 5.5               | 0.1              | 0.5            | 1.0            | μΑ   |
|                  | Maximum Off–Channel<br>Leakage Current,<br>Common Channel                                |                                                                                                                                                                  | 5.5               | 0.1              | 1.0            | 2.0            |      |
| I <sub>on</sub>  | Maximum On–Channel<br>Leakage Current,<br>Channel–to–Channel                             | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>Switch-to-Switch = V <sub>CC</sub> or<br>GND; (Figure 5)                                                                | 5.5               | 0.1              | 1.0            | 2.0            | μΑ   |

#### AC CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 3 \text{ ns}$ )

|                    |                                                  |             | v <sub>cc</sub> | Guaranteed Limit                        |        |         |      |
|--------------------|--------------------------------------------------|-------------|-----------------|-----------------------------------------|--------|---------|------|
| Symbol             | Parameter                                        |             | v               | –55 to 25°C                             | ≤ 85°C | ≤ 125°C | Unit |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Channel-Select to An  | alog Output | 2.5             | 30                                      | 35     | 40      | ns   |
| tPHL               | (Figure 9)                                       |             | 3.0             | 20                                      | 25     | 30      |      |
|                    |                                                  |             | 4.5             | 15                                      | 18     | 22      |      |
|                    |                                                  |             | 5.5             | 15                                      | 18     | 20      |      |
| t <sub>PLH</sub> , | Maximum Propagation Delay, Analog Input to Analo | g Output    | 2.5             | 4.0                                     | 6.0    | 8.0     | ns   |
| t <sub>PHL</sub>   | (Figure 10)                                      |             | 3.0             | 3.0                                     | 5.0    | 6.0     |      |
|                    |                                                  |             | 4.5             | 1.0                                     | 2.0    | 2.0     |      |
|                    |                                                  |             | 5.5             | 1.0                                     | 2.0    | 2.0     |      |
| t <sub>PLZ</sub> , | Maximum Propagation Delay, Enable to Analog Out  | out         | 2.5             | 30                                      | 35     | 40      | ns   |
| t <sub>PHZ</sub>   | (Figure 11)                                      |             | 3.0             | 20                                      | 25     | 30      |      |
|                    |                                                  |             | 4.5             | 15                                      | 18     | 22      |      |
|                    |                                                  |             | 5.5             | 15                                      | 18     | 20      |      |
| t <sub>PZL</sub> , | Maximum Propagation Delay, Enable to Analog Out  | out         | 2.5             | 20                                      | 25     | 30      | ns   |
| t <sub>PZH</sub>   | (Figure 11)                                      |             | 3.0             | 12                                      | 14     | 15      |      |
|                    |                                                  |             | 4.5             | 8.0                                     | 10     | 12      |      |
|                    |                                                  |             | 5.5             | 8.0                                     | 10     | 12      |      |
| C <sub>in</sub>    | Maximum Input Capacitance, Channel-Select or En  | able Inputs |                 | 10                                      | 10     | 10      | pF   |
| C <sub>I/O</sub>   | Maximum Capacitance                              | Analog I/O  |                 | 35                                      | 35     | 35      | pF   |
|                    | (All Switches Off)                               | Common O/I  |                 | 50                                      | 50     | 50      |      |
|                    |                                                  | Feedthrough |                 | 1.0                                     | 1.0    | 1.0     |      |
|                    |                                                  |             | -               | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |        |         |      |
| C <sub>PD</sub>    | Power Dissipation Capacitance (Figure 13)*       |             |                 | 45                                      |        |         | pF   |

\* Used to determine the no-load dynamic power consumption:  $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ .

#### ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V)

|        |                                                                             |                                                                                                                                                                                                                                                                                                                                                      | V <sub>CC</sub>   | Limit*               |                  |
|--------|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|------------------|
| Symbol | Parameter                                                                   | Condition                                                                                                                                                                                                                                                                                                                                            | v                 | 25°C                 | Unit             |
| BW     | Maximum On–Channel Bandwidth<br>or Minimum Frequency Response<br>(Figure 6) | $ \begin{array}{l} f_{in} = 1 MHz \; Sine \; Wave; \; Adjust \; f_{in} \; Voltage \; to \; Obtain \\ 0dBm \; at \; V_{OS}; \; Increase \; f_{in} \; Frequency \; Until \; dB \\ Meter \; Reads \; -3dB; \\ R_L = 50 \Omega, \; C_L = 10 pF \end{array} $                                                                                             | 3.0<br>4.5<br>5.5 | 120<br>120<br>120    | MHz              |
| -      | Off–Channel Feedthrough Isolation<br>(Figure 7)                             | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm<br>at V <sub>IS</sub><br>$f_{in}$ = 10kHz, R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50pF                                                                                                                                                                                        | 3.0<br>4.5<br>5.5 | -50<br>-50<br>-50    | dB               |
|        |                                                                             | f <sub>in</sub> = 1.0MHz, R <sub>L</sub> = 50Ω, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                                | 3.0<br>4.5<br>5.5 | -37<br>-37<br>-37    |                  |
| _      | Feedthrough Noise.<br>Channel–Select Input to Common<br>I/O (Figure 8)      | $ \begin{array}{l} V_{in} \leq 1 MHz \; \text{Square Wave } (t_{r} = t_{f} = 6 ns); \; \text{Adjust } R_{L} \\ \text{at Setup so that } I_{S} = 0 A; \\ \text{Enable = GND} \qquad \qquad R_{L} = 600 \Omega, \; C_{L} = 50 pF \end{array} $                                                                                                         | 3.0<br>4.5<br>5.5 | 25<br>105<br>135     | mV <sub>PP</sub> |
|        |                                                                             | $R_L = 10k\Omega, C_L = 10pF$                                                                                                                                                                                                                                                                                                                        | 3.0<br>4.5<br>5.5 | 35<br>145<br>190     |                  |
| -      | Crosstalk Between Any Two<br>Switches (Figure 12)                           | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm<br>at V <sub>IS</sub><br>$f_{in}$ = 10kHz, R <sub>L</sub> = 600 $\Omega$ , C <sub>L</sub> = 50pF                                                                                                                                                                                        | 3.0<br>4.5<br>5.5 | -50<br>-50<br>-50    | dB               |
|        |                                                                             | f <sub>in</sub> = 1.0MHz, R <sub>L</sub> = 50Ω, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                                | 3.0<br>4.5<br>5.5 | -60<br>-60<br>-60    |                  |
| THD    | Total Harmonic Distortion<br>(Figure 14)                                    | $ \begin{array}{l} f_{in} = 1 \text{kHz},  \text{R}_L = 10 \text{k}\Omega,  \text{C}_L = 50 \text{pF} \\ \text{THD} = \text{THD}_{measured} - \text{THD}_{source} \\ \text{V}_{IS} = 2.0 \text{V}_{PP}  \text{sine wave} \\ \text{V}_{IS} = 4.0 \text{V}_{PP}  \text{sine wave} \\ \text{V}_{IS} = 5.5 \text{V}_{PP}  \text{sine wave} \end{array} $ | 3.0<br>4.5<br>5.5 | 0.10<br>0.08<br>0.05 | %                |

\*Limits not tested. Determined by design and verified by qualification.







Figure 1b. Typical On Resistance,  $V_{CC}$  = 4.5 V

Figure 1c. Typical On Resistance,  $V_{CC}$  = 5.5 V



Figure 2. On Resistance Test Set–Up



Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set–Up



Figure 4. Maximum Off Channel Leakage Current, Common Channel, Test Set–Up



Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set–Up



\*Includes all probe and jig capacitance





Figure 6. Maximum On Channel Bandwidth, Test Set–Up



\*Includes all probe and jig capacitance

#### Figure 8. Feedthrough Noise, Channel Select to Common Out, Test Set–Up







\*Includes all probe and jig capacitance

#### Figure 9b. Propagation Delay, Test Set–Up Channel Select to Analog Out



## Figure 10a. Propagation Delays, Analog In to Analog Out







\*Includes all probe and jig capacitance

#### Figure 10b. Propagation Delay, Test Set–Up Analog In to Analog Out







\*Includes all probe and jig capacitance

Figure 12. Crosstalk Between Any Two Switches, Test Set–Up



Figure 14a. Total Harmonic Distortion, Test Set-Up



Figure 13. Power Dissipation Capacitance, Test Set–Up



Figure 14b. Plot, Harmonic Distortion

#### **APPLICATIONS INFORMATION**

The Channel Select and Enable control pins should be at  $V_{CC}$  or GND logic levels.  $V_{CC}$  being recognized as a logic high and GND being recognized as a logic low. In this example:

$$V_{CC} = +5V = logic high$$
  
GND = 0V = logic low

The maximum analog voltage swing is determined by the supply voltages  $V_{CC}$ . The positive peak analog voltage should not exceed  $V_{CC}$ . Similarly, the negative peak analog voltage should not go below GND. In this example, the difference between  $V_{CC}$  and GND is five volts. Therefore, using the configuration of Figure 15, a maximum analog signal of five volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not

connected). However, tying unused analog inputs and outputs to  $V_{CC}$  or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch.

Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that:

#### $V_{CC} - GND = 2$ to 6 volts

When voltage transients above  $V_{CC}$  and/or below GND are anticipated on the analog channels, external Germanium or Schottky diodes ( $D_x$ ) are recommended as shown in Figure 16. These diodes should be able to absorb the maximum anticipated current surges during clipping.



Figure 15. Application Example



Figure 16. External Germanium or Schottky Clipping Diodes



a. Using Pull-Up Resistors



b. Using HCT Interface

Figure 17. Interfacing LSTTL/NMOS to CMOS Inputs



Figure 18. Function Diagram, LVX8053

#### **ORDERING INFORMATION**

| Device           | Package               | Shipping <sup>†</sup> |
|------------------|-----------------------|-----------------------|
| MC74LVX8053DR2G  | SOIC-16<br>(Pb-Free)  | 2500 Tape & Reel      |
| MC74LVX8053DTR2G | TSSOP-16<br>(Pb-Free) | 2500 Tape & Reel      |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





DIMENSIONS: MILLIMETERS

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 98ASB42566B                   | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DESCRIPTION: SOIC-16 PAGE 1 O |                                                                                                                                                                                   |  |  |  |  |  |
| ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights nor the |                               |                                                                                                                                                                                   |  |  |  |  |  |





| DOCUMENT NUMBER:                           | 98ASH70247A                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
|--------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION:                               | TSSOP-16                                    |                                                                                                                                                                                  | PAGE 1 OF 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| the suitability of its products for any pa | articular purpose, nor does ON Semiconducto | r assume any liability arising out of the application or use of any product or                                                                                                   | ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |  |  |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconducts harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized claim alleges that

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

#### North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥