

## USB Type-C<sup>™</sup> source controller with TX/RX line driver and BMC



#### **Features**

- Type-C™ attach and cable orientation detection
- Power role support: source
- Integrated power switch for V<sub>CONN</sub> supply:
  - programmable current limit up to 600 mA
  - overcurrent, overvoltage, and thermal protection
  - undervoltage lockout
- I2C interface and interrupt
- Integrated V<sub>BUS</sub> voltage monitoring
- Integrated V<sub>BUS</sub> and V<sub>CONN</sub> discharge path
- Integrated BMC transceiver
- V<sub>BUS</sub> switch gate driver
- Short-to-V<sub>BUS</sub> protection on CC pins (22 V) and V<sub>BUS</sub> pins (28 V)
- Accessory mode support
- Dual power supply (V<sub>SYS</sub> and/or V<sub>DD</sub>):
  - V<sub>SYS</sub> = [3.0 V; 5.5 V]
  - $V_{DD} = [4.1 \text{ V}; 22 \text{ V}]$
- Temperature range: -40 °C up to 105 °C
- ESD: 4 kV HBM 1.5 kV CDM
- AEC-Q100 qualified
- Compliant with:
  - USB Type-C™ rev 1.2
  - USB PD rev 2.0
- Compatible with:
  - USB PD rev 3.0

# STUSB1702YOTR

**Maturity status link** 

STUSB1702

**Device summary** 

| Order code  | 3103B1702TQTK                   |
|-------------|---------------------------------|
| AEC-Q100    | Yes                             |
| Package     | QFN24 EP 4x4 mm wettable flanks |
| Temp. range | - 40 °C up to 105 °C            |
| Marking     | 1702Y                           |

### **Applications**

- Car charger, car infotainment
- Smart plugs, wall adapters, and chargers
- Power hubs and docking stations
- Any Type-C source device

### **Description**

The STUSB1702 is a generic IC, in a 20 V technology it addresses a USB Type-C™ port management on the host side. It is designed for a broad range of applications and can handle the following USB Type-C functions: attach detection, plug orientation detection, host to device connection, V<sub>CONN</sub> support, and V<sub>BUS</sub> configuration.

It also provides a USB PD TX/RX line driver and BMC (bi-phase mark coding) transceiver which allow USB PD negotiation and an alternate mode through an external MCU.



## 1 Functional description

The STUSB1702 is a USB Type-C controller IC. It is designed to interface with the Type-C receptacle on host side. It is used to establish and manage the source-to-sink connection between two USB Type-C host and device ports.

#### The STUSB1702 major role is to:

- 1. Detect the connection between two USB Type-C ports (attach detection)
- 2. Establish a valid source-to-sink connection
- 3. Determine the attached device mode
- 4. Resolve cable orientation and twist connections to establish USB data routing (MUX control)
- 5. Configure and monitor V<sub>BUS</sub> power path
- 6. Manage V<sub>BUS</sub> power capability: USB default, Type-C medium or Type-C high current mode
- 7. Configure V<sub>CONN</sub> when required
- 8. Support USB PD negotiation

#### The STUSB1702 also provides:

- · Low power standby mode
- I<sup>2</sup>C interface and interrupt
- Start-up configuration customization: static through NVM and/or dynamic through I<sup>2</sup>C
- · High voltage protection
- · Accessory mode detection

Figure 1. Functional block diagram



DS12664 - Rev 1 page 2/38



## 2 Inputs / outputs

### 2.1 Pinout

Figure 2. STUSB1702 pin connections



## 2.2 Pin list

**Table 1. Pin functions list** 

| Pin | Name   | Туре   | Description                                                                                | Typical connection                         |
|-----|--------|--------|--------------------------------------------------------------------------------------------|--------------------------------------------|
| 1   | CC1GND | GND    | Ground reference channel 1                                                                 | Ground                                     |
| 2   | CC1    | HV AIO | Type-C configuration channel 1                                                             | Type-C receptacle A5                       |
| 3   | VCONN  | PWR    | Power input for active plug                                                                | 5 V power source                           |
| 4   | CC2    | HV AIO | Type-C configuration channel 2                                                             | Type-C receptacle B5                       |
| 5   | CC2GND | GND    | Ground reference channel 2                                                                 | Ground                                     |
| 6   | RESET  | DI     | Reset input (active high)                                                                  |                                            |
| 7   | SCL    | DI     | I <sup>2</sup> C clock input                                                               | To I <sup>2</sup> C master, ext. pull-up   |
| 8   | SDA    | DI/OD  | I <sup>2</sup> C data input/output, active low open drain                                  | To I <sup>2</sup> C master, ext. pull-up   |
| 9   | ALERT# | OD     | I <sup>2</sup> C interrupt, active low open drain                                          | To I <sup>2</sup> C master, ext. pull-up   |
| 10  | GND    | GND    | Ground                                                                                     | Ground                                     |
| 11  | MOSI   | DO     | Master out slave in: serial data from STUSB1702 to MCU, BMC decoded from connected CC line | To MCU, ext. pull-up referenced to MCU Vio |
| 12  | NSS    | OD     | Chip select, open drain active low to control MCU SPI/MSP interface                        | To MCU, ext. pull-up referenced to MCU Vio |

DS12664 - Rev 1 page 3/38



| Pin | Name        | Туре   | Description                                                                                                                            | Typical connection                                                                |  |
|-----|-------------|--------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|
| 13  | ADDR0       | DI     | I <sup>2</sup> C device address setting (see Section 5 I <sup>2</sup> C interface)                                                     | Static                                                                            |  |
| 14  | MISO        | DI     | Master in slave out: serial data from MCU to STUSB1702 encoded in BMC to drive the CC line                                             | From MCU, ext. pull-up referenced to MCU Vio                                      |  |
| 15  | TX_EN       | DI     | TX enable, open drain active high to drive CC line from the embedded BMC interface                                                     | From MCU, needs to be maintained low by MCU or pulled down when receiving standby |  |
| 16  | SCLK        | DO     | Serial clock to clock data transfer between MCU and the STUSB1702. Open drain output pin, needs external pull-up referenced to MCU Vio | To MCU, ext. pull-up referenced to MCU Vio                                        |  |
| 17  | A_B_SIDE    | OD     | Cable orientation, active low open drain                                                                                               | USB super speed MUX select, ext. pull-up                                          |  |
| 18  | VBUS_SENSE  | HV AI  | V <sub>BUS</sub> voltage monitoring and discharge path                                                                                 | From V <sub>BUS</sub>                                                             |  |
| 19  | NC          | HV AIO | Not connected                                                                                                                          | Open                                                                              |  |
| 20  | VBUS_EN_SRC | HV AIO | V <sub>BUS</sub> source power path enable, active low open drain                                                                       | To switch or power system, ext. pull-up                                           |  |
| 21  | VREG_1V2    | PWR    | 1.2 V internal regulator output                                                                                                        | 1 μF typ. decoupling capacitor                                                    |  |
| 22  | VSYS        | PWR    | Power supply from system                                                                                                               | From power system, connect to ground if not used                                  |  |
| 23  | VREG_2V7    | PWR    | 2.7 V internal regulator output                                                                                                        | 1 μF typ. decoupling capacitor                                                    |  |
| 24  | VDD         | HV PWR | Main power supply from USB power line                                                                                                  | From V <sub>BUS</sub>                                                             |  |
| -   | EP          | GND    | Exposed pad is connected to ground                                                                                                     | To ground                                                                         |  |

Table 2. Pin function descriptions

| Туре | Description       |  |  |  |
|------|-------------------|--|--|--|
| D    | Digital           |  |  |  |
| A    | Analog            |  |  |  |
| 0    | Output pad        |  |  |  |
| I    | Input pad         |  |  |  |
| IO   | Bidirectional pad |  |  |  |
| OD   | Open drain output |  |  |  |
| PD   | Pull-down         |  |  |  |
| PU   | Pull-up           |  |  |  |
| HV   | High voltage      |  |  |  |
| PWR  | Power             |  |  |  |
| GND  | Ground            |  |  |  |

## 2.3 Pin description

### 2.3.1 CC1 / CC2

CC1 and CC2 are the configuration channel pins used for connection and attachment detection, plug orientation determination and system configuration management across USB Type-C cable.

DS12664 - Rev 1 page 4/38



#### 2.3.2 CC1GND / CC2GND

CC1GND and CC2GND are used as a reference to ground and must be connected to ground.

#### 2.3.3 VCONN

This power input is connected to a power source that can be a 5 V power supply. It is used to provide power to the local plug. It is internally connected to power switches that are protected against short-circuit and overvoltage. This does not require any protection on the input side. When a valid source-to-sink connection is determined and the  $V_{CONN}$  power switches are enabled,  $V_{CONN}$  is provided by the source to the unused CC pin (see Section 3.4  $V_{CONN}$  supply).

#### 2.3.4 **RESET**

Active high reset.

#### 2.3.5 I<sup>2</sup>C interface pins

Table 3. I<sup>2</sup>C interface pins list

| Name   | Description                                                                    |
|--------|--------------------------------------------------------------------------------|
| SCL    | I <sup>2</sup> C clock – need external pull-up                                 |
| SDA    | I <sup>2</sup> C data – need external pull-up                                  |
| ALERT# | I <sup>2</sup> C interrupt – need external pull-up                             |
| ADDR0  | I <sup>2</sup> C device address bit (see Section 5 I <sup>2</sup> C interface) |

#### 2.3.6 GND

Ground.

#### 2.3.7 MOSI

Master out slave in: data from the connected CC line are decoded using the BMC and then transmitted via the STUSB1702 to the MCU. Data are valid on the falling edge of the SCLK line and must be sampled by the MCU on this edge.

#### 2.3.8 NSS

The chip select signal is driven by the STUSB1702 and is connected to the MCU. It activates the SPI/MSP interface transfer. The NSS signal drives the MCU so that:

- When TX\_EN is asserted (TX mode), the STUSB1702 transmits data from the MCU over the CC line. Note, the MCU must provide data to be encoded on the MISO line which must be in synchrony with the SCLK
- When TX\_EN is not asserted (RX mode, default), the CC line is activity detected, data are received, and the BMC is decoded by the STUSB1702. Decoded data are sent on the MOSI line in synchrony with the SCLK

#### 2.3.9 MISO

Master in slave out: data from the MCU are encoded using the BMC and then transmitted via the STUSB1702 to the connected CC line driver. Data are sampled by the STUSB1702 on the rising edge of the SCLK line and must be stable on this edge.

#### 2.3.10 TX\_EN

TX\_EN is a control signal from the MCU to the STUSB1702. It enables the BMC control logic that transfers data from the MCU serial interface, encodes it in BMC format, and drives the connected CC line.

Note: TX mode overrides RX mode.

DS12664 - Rev 1 page 5/38



#### 2.3.11 SCLK

The serial clock signal from the STUSB1702 drives the SPI/MSP interface of the MCU and the clock data on the MISO and MOSI pins.

#### 2.3.12 A\_B\_SIDE

This output pin provides cable orientation. It is used to establish USB SuperSpeed signal routing. The cable orientation is also provided by an internal I<sup>2</sup>C register. This signal is not required in the case of USB 2.0 support.

Table 4. USB data MUX select

| Value | CC pin position                |
|-------|--------------------------------|
| HiZ   | CC1 pin is attached to CC line |
| 0     | CC2 pin is attached to CC line |

#### 2.3.13 VBUS SENSE

This input pin is used to sense  $V_{BUS}$  presence, monitor  $V_{BUS}$  voltage and discharge  $V_{BUS}$  on USB Type-C receptacle side.

#### 2.3.14 VBUS\_EN\_SRC

In source power role, this pin allows the outgoing  $V_{BUS}$  power to be enabled when the connection to a sink is established and  $V_{BUS}$  is in a valid operating range. The open drain output allows a PMOS transistor to be directly driven. The logic value of the pin is also advertised in a dedicated  $I^2C$  register bit.

#### 2.3.15 VREG\_1V2

This pin is used only for external decoupling of 1.2 V internal regulator. The recommended decoupling capacitor is: 1  $\mu$ F typ. (0.5  $\mu$ F min.; 10  $\mu$ F max.).

#### 2.3.16 VSYS

This is the low power supply of the system, if there is any. It can be connected directly to a system power supply delivering 3.3 V or 5 V. It is recommended to connect this pin to ground when it is not used.

### 2.3.17 VREG\_2V7

This pin is used for external decoupling of the 2.7 V internal regulator. The recommended decoupling capacitor is: 1  $\mu$ F typ. (0.5  $\mu$ F min., 10  $\mu$ F max.).

#### 2.3.18 VDD

This is the power supply from the USB power line for applications powered by V<sub>BUS</sub>.

In source power role, this pin can be used to sense the voltage level of the main power supply providing the  $V_{BUS}$ . It allows UVLO and OVLO thresholds to be considered independently on the VDD pin as additional conditions to enable the  $V_{BUS}$  power path through the VBUS\_EN\_SRC pin (see Section 3.3.3  $V_{BUS}$  power path assertion). When the UVLO threshold detection is enabled, the VDD pin must be connected to the main power supply to establish the connection and to assert the  $V_{BUS}$  power path.

DS12664 - Rev 1 page 6/38



## 3 General description

#### 3.1 CC interface

The STUSB1702 controls the connection to the configuration channel (CC) pins, CC1 and CC2, through two main blocks: the CC line interface block and the CC control logic block.

The CC line interface block is used to:

- Configure termination mode on the CC pins relative to the power mode supported i.e. pull-up for source power role
- · Monitor the CC pin voltage values relative to the attachment detection thresholds
- Configure V<sub>CONN</sub> on the unconnected CC pin when required
- · Protect the CC pins against overvoltage

The CC control logic block is used to:

- Execute the Type-C FSM relative to the Type-C power mode supported
- Determine the electrical state for each CC pin relative to the detected thresholds
- Evaluate the conditions relative to the CC pin states and the V<sub>BUS</sub> voltage value to transition from one state to another in the Type-C FSM
- · Detect and establish a valid source-to-sink connection
- · Determine the attached device mode
- Determine cable orientation to allow external routing of the USB data
- Manage V<sub>BUS</sub> power capability: USB default, Type-C medium or Type-C high current mode
- · Handle hardware faults

The CC control logic block implements the Type-C FSMs corresponding to the following Type-C power modes:

Source power role with accessory support

The default Type-C power mode is selected through NVM programming (see Section 6 Start-up configuration) and can be changed by software during operation through the I<sup>2</sup>C interface.

#### 3.2 BMC interface

Figure 3. BMC interface



#### 3.2.1 BMC interface behavior

When a connection is established on the STUSB1702 (any attached state), the CC line used for connection is also internally connected to BMC block which allows the communication on this line.

The CC line is primary managed by CC control logic. BMC communication on the CC line must not interact with this control logic, as driving times of the line are short and are related to denounce times of the CC logic.

DS12664 - Rev 1 page 7/38



BMC block handles BMC encoding and decoding. It also handles CC line activity detection, discharging the external MCU of such operations.

The default state of the BMC block is to listen to the line (RX mode). TX mode is enabled only by assertion of the TX EN signal via the external MCU.

#### 3.2.2 TX mode

When the TX EN signal is asserted via MCU, BMC block goes to the TX state:

- NSS signal is driven low, indicating to the SPI/MSP slave interface of the MCU that data are being transmitted on the CC line. MCU provides the data
- The STUSB1702 drives the NSS signal low, informing SPI/MSP slave interface of the MCU that data are requested on the MISO line
- The STUSB1702 clocks the SCLK signal
- MCU presents data to be transmitted on the MISO line and data are sampled on the rising edge of SCLK (data must be stable on this edge)
- Sampled data (from MISO line) are encoded by the BMC, and the resulting values drive the CC line according to USB PD standard

When all data are transmitted, MCU drives the TX\_EN pin low, and lists the end of transmission. The STUSB1702 ends transmission with a corresponding trailing edge termination. It then goes back into to default state and releases the CC line from the BMC driver to the pull-up/pull-down CC line interfaces.

#### 3.2.3 RX mode

RX mode is the default state of the BMC interface.

In this mode, the receiver listens to the connected CC line. It does not interface with the CC line interfaces or the CC control logic.

When all data are detected and received on the CC line, according to the activity described in the USB Power Delivery Standard, the BMC interface:

- Drives NSS signal low
- Outputs the clock on the SCLK signal which is recovered from the BMC signal
- Outputs recovered data (from the BMC signal) on the MOSI line to the connected MCU. Data are valid on the SCLK falling edge and are sampled on this edge by the SPI/MSP interface of MCU

When no more data are detected on the CC line, the NSS goes back to "high" which is its default state. This informs the MCU that no more activity is present on the bus.

### 3.3 VBUS power path control

#### 3.3.1 VBUS monitoring

The  $V_{BUS}$  monitoring block supervises from the VBUS\_SENSE pin the  $V_{BUS}$  voltage on the USB Type-C receptacle side.

It is used to check that the V<sub>BUS</sub> is within a valid voltage range:

- To establish a valid source-to-sink connection according to USB Type-C standard specifications
- To safely enable the VBUS power path through the VBUS EN SRC pin

It allows detection of unexpected  $V_{BUS}$  voltage conditions such as undervoltage or overvoltage relative to the valid  $V_{BUS}$  voltage range. When such conditions occur, the STUSB1702 reacts as follows:

- At attachment, it prevents the source-to-sink connection and the V<sub>BUS</sub> power path assertion
- After attachment, it deactivates the source-to-sink connection and disables the V<sub>BUS</sub> power path. In source
  power role, the device goes into error recovery state.

The  $V_{BUS}$  voltage value is adjusted automatically at attachment (vSafe5V) and via MCU at each PDO transition. Monitoring is then disabled during T\_PDO\_transition (i.e. the default value of 300 ms is changed through NVM programming). Additionally, if a transition occurs to a lower voltage, the discharge path is activated during this time.

DS12664 - Rev 1 page 8/38



The valid  $V_{BUS}$  voltage range is defined from the  $V_{BUS}$  nominal voltage by a high threshold voltage and a low threshold voltage whose nominal values are respectively  $V_{BUS}$  +5% and  $V_{BUS}$  -5%. The nominal threshold limits can be shifted by a fraction of  $V_{BUS}$  from +1% to +15% for the high threshold voltage and from -1% to -15% for the low threshold voltage. This means the threshold limits can vary from  $V_{BUS}$  +5% to  $V_{BUS}$  +20% for the high limit and from  $V_{BUS}$ -5% to  $V_{BUS}$ -20% for the low limit.

The threshold limits are preset by default in NVM (see Section 8.3 Electrical and timing characteristics). The threshold limits can be changed independently through NVM programming (see Section 6 Start-up configuration) and also by software during attachment through the I<sup>2</sup>C interface.

### 3.3.2 VBUS discharge

The monitoring block also handles the internal V<sub>BUS</sub> discharge path connected to the VBUS\_SENSE pin. The discharge path is activated at detachment, or when the device goes into the error recovery state whatever the power role (see Section 3.6 Hardware fault management).

The  $V_{BUS}$  discharge path is enabled by default in NVM and can be disabled through NVM programming only (see Section 6 Start-up configuration). The discharge time duration is also preset by default in NVM (see Section 8.3 Electrical and timing characteristics). The discharge time duration can be changed through NVM programming (see Section 6 Start-up configuration) and also by software through the I<sup>2</sup>C interface.

#### 3.3.3 VBUS power path assertion

The STUSB1702 can control the assertion of the  $V_{BUS}$  power path on the USB Type-C port, directly or indirectly, through the VBUS\_EN\_SRC pin.

The tables below summarize the configurations of the STUSB1702 and the operation conditions that determine the electrical value of the VBUS\_EN\_SRC pin during system operations.

|             | Electrical |                                                                                          |                                                                                     |                                                                                                                                                                |                                                                                               |
|-------------|------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| Pin         | value      | Type-C attached state                                                                    | VDD pin<br>monitoring                                                               | VBUS_SENSE pin monitoring                                                                                                                                      | Comment                                                                                       |
| VBUS EN SRC | 0          | Attached.SRC or<br>UnorientedDebug<br>Accessory.SRC or<br>OrientedDebug<br>Accessory.SRC | VDD > UVLO if<br>VDD_UVLO<br>enabled and/or<br>VDD < OVLO if<br>VDD_OVLO<br>enabled | V <sub>BUS</sub> is within valid voltage<br>range if<br>VBUS_VALID_RANGE<br>enabled or<br>V <sub>BUS</sub> > UVLO if V <sub>BUS</sub><br>_VALID_RANGE disabled | The signal is asserted only if all the valid operation conditions are met                     |
| VBUS_EN_SRC | HiZ        | Any other state                                                                          | VDD < UVLO if<br>VDD_UVLO<br>enabled and/or<br>VDD > OVLO if<br>VDD_OVLO<br>enabled | V <sub>BUS</sub> is out ofvalid voltage<br>range if<br>VBUS_VALID_RANGE<br>enabled or<br>VBUS < UVLO if V <sub>BUS</sub><br>_VALID_RANGE disabled              | The signal is de-<br>asserted when<br>at least one non<br>valid operation<br>condition is met |

Table 5. Conditions for V<sub>BUS</sub> power path assertion in source power role

As specified in the USB Type-C standard specification, the attached state "Attached.SRC" is reached only if the voltage on the V<sub>BUS</sub> receptacle side is at vSafe0V condition when a connection is detected.

"Type-C attached state" refers to the Type-C FSM states as defined in the USB Type-C standard specification and as described in the I<sup>2</sup>C register CC\_OPERATION\_STATUS.

"VDD pin monitoring" is valid only in source power role. Activation of the UVLO and OVLO threshold detections can be done through NVM programming (see Section 6 Start-up configuration) and also by software through the I²C interface. When UVLO and/or OVLO threshold detection is activated, VBUS\_EN\_SRC pin is asserted only if the device is attached and the valid threshold conditions on VDD are met. Once the VBUS\_EN\_SRC pin is asserted, the VBUS\_EN\_SRC pin is done on VBUS\_SENSE pin instead of the VDD pin.

DS12664 - Rev 1 page 9/38



"VBUS\_SENSE pin monitoring" relies, by default, on a valid  $V_{BUS}$  voltage range. The voltage range condition can be disabled to consider UVLO threshold detection instead. The monitoring condition of the  $V_{BUS}$  voltage can be changed through NVM programming (see Section 6 Start-up configuration) and also by software through the I²C interface. VBUS\_EN\_SRC pin is maintained asserted as long as the device is attached and a valid voltage condition on the  $V_{BUS}$  is met.

### 3.4 V<sub>CONN</sub> supply

#### 3.4.1 V<sub>CONN</sub> input voltage

 $V_{CONN}$  is a regulated supply used to power circuits in the plug of USB3.1 full-featured cables and other accessories.  $V_{CONN}$  nominal operating voltage is 5.0 V +/- 5%.

#### 3.4.2 V<sub>CONN</sub> application conditions

 $V_{CONN}$  pin of the STUSB1702 is connected to each CC pin (CC1 and CC2) across independent power switches. The STUSB1702 applies  $V_{CONN}$  only to the CC pin not connected to the CC wire when all below conditions are met:

- · The device is configured in source power role
- V<sub>CONN</sub> power switches are enabled
- A valid connection to a sink is achieved
- Ra presence is detected on the unwired CC pin
- A valid power source is applied to the V<sub>CONN</sub> pin with respect to a predefined UVLO threshold

#### 3.4.3 V<sub>CONN</sub> monitoring

The  $V_{CONN}$  monitoring block detects if  $V_{CONN}$  power supply is available on the  $V_{CONN}$  pin. It is used to check that  $V_{CONN}$  voltage is above a pre-defined undervoltage lockout (UVLO) threshold to allow the enabling of the  $V_{CONN}$  power switches.

The default value of the UVLO threshold is 4.65 V typical for powered cables operating at 5 V. This value can be changed by software to 2.65 V typical to support  $V_{CONN}$ -powered accessories that operate down to 2.7 V.

### 3.4.4 V<sub>CONN</sub> discharge

The behavior of Type-C FSMs is extended to an internal  $V_{CONN}$  discharge path capability on the CC pins in source power mode only. The discharge path is activated during 250 ms from sink detachment detection. This feature is disabled by default. It can be activated through NVM programming (see Section 6 Start-up configuration) and also by software through the  $I^2C$  interface.

#### 3.4.5 V<sub>CONN</sub> control and status

The supplying conditions of  $V_{CONN}$  across the STUSB1702 are managed through the I<sup>2</sup>C interface. Different I<sup>2</sup>C registers and bits are used specifically for this purpose.

### 3.4.6 V<sub>CONN</sub> power switches

#### **Features**

The STUSB1702 integrates two current limited high-side power switches with protection that tolerates high voltage up to 22 V on the CC pins.

Each  $V_{\mbox{\footnotesize{CONN}}}$  power switch is presents the following features:

- Soft-start to limit inrush current
- Constant current mode overcurrent protection
- · Adjustable current limit
- Thermal protection

DS12664 - Rev 1 page 10/38



- Undervoltage and overvoltage protections
- Reverse current and reverse voltage protections



Figure 4. V<sub>CONN</sub> to CC1 and CC2 power switch protections

#### **Current limit programming**

The current limit can be set within the range 100 mA to 600 mA by a step of 50 mA. The default current limit is programmed through NVM programming (see Section 6 Start-up configuration) and can be changed by software through the I2C interface. At power-on or after a reset, the current limit takes the default value preset in the NVM.

#### Fault management

The table below summarizes the different fault conditions that could occur during switch operation and the associated responses. An I<sup>2</sup>C alert is generated when a fault condition happens.

**Fault conditions** Fault types **Expected actions** CC output pin shorted to ground via Power switch limits the current and reduces the output voltage. I<sup>2</sup>C alert is asserted immediately thanks to VCONN SW OCP FAULT Short-circuit very low resistive path causing rapid current surge CC output pin connected to a load Power switch limits the current and reduces the output voltage. I<sup>2</sup>C Overcurrent that sinks current above programmed alert is asserted immediately thanks to VCONN\_SW\_OCP\_FAULT Power switch is disabled immediately until the temperature falls Junction temperature exceeding 145 below 145 °C minus hysteresis of 15 °C. I2C alert is asserted Overheating °C due to any reason immediately thanks to THERMAL\_FAULT bit. The STUSB1702 goes into transient error recovery state Power switch is disabled immediately until the input voltage rises V<sub>CONN</sub> input voltage drops below Undervoltage above the UVLO threshold. I2C alert is asserted immediately thanks UVLO threshold minus hysteresis to VCONN\_PRESENCE bit Power switch is opened immediately until the voltage falls below the CC output pin voltage exceeds Overvoltage voltage limit. I2C alert is asserted immediately thanks to maximum operating limit of 6.0 V VCONN\_SW\_OVP\_FAULT bits

Table 6. Fault management conditions

DS12664 - Rev 1 page 11/38



| Fault types     | Fault conditions                                                                                                             | Expected actions                                                                                                                                                                |
|-----------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reverse current | CC output pin voltage exceeds V <sub>CONN</sub> input voltage when the power switch is turned off                            | The reverse biased body diode of the back- to-back MOS switches is naturally disabled preventing current from flowing from CC output pin to the input                           |
| Reverse voltage | CC output pin voltage exceeds V <sub>CONN</sub> input voltage of more than 0.35 V for 5 V when the power switch is turned on | Power switch is opened immediately until the voltage difference falls below the voltage limit. I <sup>2</sup> C alert is asserted immediately thanks to VCONN_SW_RVP_FAULT bits |

### 3.5 High voltage protection

The STUSB1702 can be safely used in systems or connected to systems that handle high voltage on the  $V_{BUS}$  power path. The device integrates an internal circuitry on the CC pins that tolerates high voltages and ensures protection up to 22 V in case of unexpected short-circuits with the  $V_{BUS}$  or in the case of a connection to a device supplying high voltage on the  $V_{BUS}$ .

### 3.6 Hardware fault management

The STUSB1702 handles hardware fault conditions related to the device itself and to the  $V_{BUS}$  power path during system operation.

When such conditions occur, the circuit goes into a transient error recovery state named ErrorRecovery in the Type-C FSM. In this state, the device de-asserts the  $V_{BUS}$  power path by disabling the VBUS\_EN\_SRC pin and it removes the terminations from the CC pins during several tens of milliseconds. Then, it goes to the unattached source state.

The STUSB1702 goes into error recovery state when at least one condition listed below is met:

- If an overtemperature is detected, the "THERMAL\_FAULT" flag is asserted
- If an internal pull-up voltage on the CC pins is below the UVLO threshold, the "VPU\_VALID" flag is asserted
- If an overvoltage is detected on the CC pins, the "VPU\_OVP\_FAULT" flag is asserted
- If the VBUS voltage is out of the valid voltage range during attachment, the "VBUS\_VALID" flag is asserted
- If an undervoltage is detected on the VDD pin during attachment when UVLO detection is enabled, the "VDD\_UVLO\_DISABLE" flag is asserted
- If an overvoltage is detected on the VDD pin during attachment when OVLO detection is enabled, the "VDD OVLO DISABLE" flag is asserted

The I<sup>2</sup>C register bits mentioned above give either the state of the hardware fault when it occurs or the setting condition to detect the hardware fault.

### 3.7 Accessory mode detection

The STUSB1702 supports the detection of audio accessory mode and debug accessory mode as defined in the USB Type-C standard specification with the following Type-C power modes (see Section 6 Start-up configuration):

Source power role with accessory support

#### 3.7.1 Audio accessory mode detection

The STUSB1702 detects an audio accessory device when both CC1 and CC2 pins are pulled down to ground by an  $R_a$  resistor from the connected device. The audio accessory detection is advertised through the CC\_ATTACHED\_MODE bits of the I²C register CC\_CONNECTION\_STATUS.

#### 3.7.2 Debug accessory mode detection

The STUSB1702 detects a connection to a debug and test system (DTS). The debug accessory detection is advertised through the CC\_ATTACHED\_MODE bits of the I<sup>2</sup>C register CC\_CONNECTION\_STATUS.

 In source power role, a debug accessory device is detected when both the CC1 and CC2 pins are pulled down to ground by an R<sub>d</sub> resistor from the connected device. The orientation detection is performed in two

DS12664 - Rev 1 page 12/38



steps as described in the table below. The DEBUG2 pin is asserted to advertise the DTS detection and the A\_B\_SIDE pin indicates the orientation of the connection. The orientation detection is advertised through the TYPEC\_FSM\_STATE bits of the I²C register CC\_OPERATION\_STATUS.

**Table 7. Orientation detection** 

|   | CC1 pin<br>CC2 pin) | CC2 pin<br>(CC1 pin) | Detection process                                                                                                          | A_B_SIDE pin<br>CC1/CC2<br>(CC2/CC1) | Orientation detection state  TYPEC_FSM_STATE bits value |
|---|---------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------|
| 1 | R <sub>d</sub>      | $R_d$                | 1 <sup>st</sup> step: debug accessory mode detected                                                                        | HiZ (HiZ)                            | UnorientedDebugAccessory.SRC                            |
| 2 | R <sub>d</sub>      | ≤ R <sub>a</sub>     | 2 <sup>nd</sup> step: orientation detected (DTS presents a resistance to GND with a value ≤ R <sub>a</sub> on its CC2 pin) | HiZ (0)                              | OrientedDebugAccessory.SRC                              |

DS12664 - Rev 1 page 13/38



## 4 Managing USB PD transactions

Due to specific HW/SW partitioning, the STUSB1702 requires a specific alignment between the lower protocol stack (managed by the STUSB1702) and the higher protocol stack (managed by the external MCU). Therefore, dedicated read and write I<sup>2</sup>C accesses are needed to perform the following actions:

- · Acknowledge a HW reset request
- · Request a HW reset
- Perform a V<sub>CONN</sub> SWAP
- · Perform a data role SWAP

DS12664 - Rev 1 page 14/38



### 5 I<sup>2</sup>C interface

### 5.1 Read and write operations

The I<sup>2</sup>C interface is used to configure, control and read the operation status of the device. It is compatible with the Philips I<sup>2</sup>C BUS® (version 2.1). The I<sup>2</sup>C is a slave serial interface based on two signals:

- SCL serial clock line: input clock used to shift data
- SDA serial data line: input/output bidirectional data transfers

A filter rejects the potential spikes on the bus data line to preserve data integrity.

The bidirectional data line supports transfers up to 400 Kbit/s (fast mode). The data are shifted to and from the chip on the SDA line, MSB first.

The first bit must be high (START) followed by the 7-bit device address and the read/write control bit.

Two 7-bit device addresses are available for the STUSB1702 thanks to external programming of DevADDR0 through ADDR0 pin setting, i.e. 0x28 or 0x29. This allows two STUSB1702 devices to be connected on the same I<sup>2</sup>C bus.

Table 8. Device address format

| Bit7     | Bit6     | Bit5     | Bit4     | Bit3     | Bit2     | Bit1     | Bit0 |
|----------|----------|----------|----------|----------|----------|----------|------|
| DevADDR6 | DevADDR5 | DevADDR4 | DevADDR3 | DevADDR2 | DevADDR1 | DevADDR0 | R/W  |
| 0        | 1        | 0        | 1        | 0        | 0        | ADDR0    | 0/1  |

Table 9. Register address format

| Bit7     | Bit6     | Bit5     | Bit4     | Bit3     | Bit2     | Bit1     | Bit0     |
|----------|----------|----------|----------|----------|----------|----------|----------|
| RegADDR7 | RegADDR6 | RegADDR5 | RegADDR4 | RegADDR3 | RegADDR2 | RegADDR1 | RegADDR0 |

Table 10. Register data format

| Bit7  | Bit6  | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|-------|-------|-------|-------|-------|-------|-------|-------|
| DATA7 | DATA6 | DATA5 | DATA4 | DATA3 | DATA2 | DATA1 | DATA0 |

Figure 5. Read operation



Stop bit = SDA rising when SCL= 1
Restart hit = start after a start

Restart bit = start after a start
Acknowledge = SDA forced low during a SCL clock

DS12664 - Rev 1 page 15/38



Figure 6. Write operation

| Start    | Device addr<br>7 bits                                           | W     | Α     | Reg address<br>8 bits | А | Reg data<br>8 bits | А | Reg data<br>8 bits | Α | Reg data<br>8 bits | Α | Stop |
|----------|-----------------------------------------------------------------|-------|-------|-----------------------|---|--------------------|---|--------------------|---|--------------------|---|------|
| Stop bit | t = SD A falling wh<br>= SD A rising whe<br>bit = start after a | n SCI | _ = 1 |                       | • |                    |   | Address<br>n+1     |   | Address<br>n+2     |   | •    |

## 5.2 Timing specifications

The device uses a standard slave I<sup>2</sup>C channel at speed up to 400 kHz.

Table 11.  $I^2C$  timing parameters -  $V_{DD}$  = 5 V

| Symbol              | Parameter                                        | Min.                    | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------|-------------------------|------|------|------|
| F <sub>scl</sub>    | SCL clock frequency                              | 0                       | -    | 400  | kHz  |
| t <sub>hd,sta</sub> | Hold time (repeated) START condition             | 0.6                     | -    | -    |      |
| t <sub>low</sub>    | LOW period of the SCL clock                      | 1.3                     | -    | -    |      |
| t <sub>high</sub>   | HIGH period of the SCL clock                     | 0.6                     | -    | -    |      |
| t <sub>su,dat</sub> | Set-up time for repeated START condition         | 0.6                     | -    | -    | μs   |
| t <sub>hd,dat</sub> | Data hold time                                   | 0.04                    | -    | 0.9  |      |
| t <sub>su,dat</sub> | Data setup time                                  | 100                     | -    | -    |      |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals            | 20 + 0.1 C <sub>b</sub> | -    | 300  |      |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals            | 20 + 0.1 C <sub>b</sub> | -    | 300  | ns   |
| t <sub>su,sto</sub> | Set-up time for STOP condition                   | 0.6                     | -    | -    |      |
| t <sub>buf</sub>    | Bus free time between a STOP and START condition | 1.3                     | -    | -    | μs   |
| C <sub>b</sub>      | Capacitive load for each bus line                | -                       | -    | 400  | pF   |

Figure 7. I<sup>2</sup>C timing diagram



DS12664 - Rev 1 page 16/38



## 5.3 I<sup>2</sup>C register map

Table 12. Register access legend

| Access code | Expanded name  | Description                                          |
|-------------|----------------|------------------------------------------------------|
| RO          | Read only      | Register can be read only                            |
| R/W         | Read /write    | Register can be read or written                      |
| RC          | Read and clear | Register can be read and is cleared after it is read |

Table 13. STUSB1702 register map overview

| Address    | Register name                                | Access | Description                                                                                               |
|------------|----------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------|
| 00h to 0Ah | Reserved                                     | RO     | Do not use                                                                                                |
| 0Bh        | ALERT_STATUS                                 | RC     | Alerts register linked to transition registers                                                            |
| 0Ch        | ALERT_STATUS_MASK_CTRL                       | R/W    | Allows the interrupt mask on the ALERT_STATUS register to be changed                                      |
| 0Dh        | CC_DETECTION_STATUS_TRANS                    | RC     | Alerts about transition in CC_DETECTION_STATUS register                                                   |
| 0Eh        | CC_DETECTION_STATUS                          | RO     | CC detection status                                                                                       |
| 0Fh        | TYPE_C_HANDSHAKE and MONITORING_STATUS_TRANS | RC     | Allows Type-C FSM to be synchronized with software. Alerts about transition in MONITORING_STATUS register |
| 10h        | MONITORING_STATUS                            | RO     | Gives status on V <sub>BUS</sub> and V <sub>CONN</sub> voltage monitoring                                 |
| 11h        | CC_CONNECTION_STATUS                         | RO     | CC connection status                                                                                      |
| 12h        | HW_FAULT_STATUS_TRANS                        | RC     | Alerts about transition in HW_FAULT_STATUS register                                                       |
| 13h        | HW_FAULT_STATUS                              | RO     | Gives status on hardware faults                                                                           |
| 14h to 17h | Reserved                                     | RO     | Do not use                                                                                                |
| 18h        | CC_CAPABILITY_STATUS_CTRL                    | R/W    | Allows the CC capabilities to be changed                                                                  |
| 19h to 1Dh | Reserved                                     | RO     | Do not use                                                                                                |
| 1Eh        | CC_VCONN_SWITCH_CTRL                         | R/W    | Allows the current limit of $V_{\mbox{\footnotesize{CONN}}}$ power switches to be changed                 |
| 1Fh        | TYPE_C_CTRL                                  | R/W    | Allows software to be synchronized with Type- C FSM                                                       |
| 20h        | VCONN_MONITORING_CTRL                        | R/W    | Allows the monitoring conditions of $V_{\mbox{\footnotesize{CONN}}}$ voltage to be changed                |
| 21h        | VBUS_SELECT                                  | R/W    | Allows the DAC value related to the targeted $V_{\mbox{\scriptsize BUS}}$ voltage to be changed           |
| 22h        | VBUS_RANGE_MONITORING_CTRL                   | R/W    | Allows the voltage range for V <sub>BUS</sub> monitoring to be changed                                    |
| 23h        | RESET_CTRL                                   | R/W    | Controls the device reset by software                                                                     |
| 25h        | VBUS_DISCHARGE_TIME_CTRL                     | R/W    | Allows the V <sub>BUS</sub> discharge time to be changed                                                  |
| 26h        | VBUS_DISCHARGE_CTRL                          | R/W    | Controls the V <sub>BUS</sub> discharge path                                                              |
| 27h        | VBUS_ENABLE_STATUS                           | R/W    | Gives status on V <sub>BUS</sub> power path activation                                                    |
| 29h to 2Dh | Reserved                                     | RO     | Do not use                                                                                                |
| 2Eh        | VBUS_MONITORING_CTRL                         | R/W    | Allows the monitoring conditions of V <sub>BUS</sub> voltage to be changed                                |
| 2Fh        | Reserved                                     | RO     | Do not use                                                                                                |

DS12664 - Rev 1 page 17/38



## 6 Start-up configuration

### 6.1 User-defined parameters

The STUSB1702 has a set of user-defined parameters that can be customized by NVM reprogramming and/or by software through the I²C interface. This feature allows the customer to change the preset configuration of the USB Type-C interface and to define a new configuration to meet specific customer requirements addressing various applications, use cases, or specific implementations.

The NVM re-programming overrides the initial default setting to define a new default setting that is used at power-up or after a reset. The default value is copied at power-up, or after a reset, from the embedded NVM into dedicated I<sup>2</sup>C register bits. The NVM re-programming is possible only once with a customer password.

When a default value is changed during functioning by software, the new setting remains in effect as long as the STUSB1702 runs or when it is changed again. But after power- off and power-up, or after a reset, the STUSB1702 takes back the default values defined in the NVM.

### 6.2 Default start-up configuration

The table below lists the user-defined parameters and indicates the default start-up configuration of the STUSB1702.

Three types of user-defined parameters are specified in the table with respect to the "Customization type" column:

- SW: indicates parameters that can be customized only by software through the I<sup>2</sup>C interface during system operation
- NVM: indicates parameters that can be customized only by NVM re-programming
- NVM/SW: indicates parameters that can be customized by NVM re-programming and/or by software through the I<sup>2</sup>C interface during system operation

Table 14. STUSB1702 user-defined parameters and default setting

| Customization type | Parameter                    | Default value and description                                                            | l <sup>2</sup> Cregister<br>address |
|--------------------|------------------------------|------------------------------------------------------------------------------------------|-------------------------------------|
| NVM/SW             | CC_CONNECTION_STATUS_AL_MASK | 1b: interrupt masked                                                                     | 0Ch                                 |
| NVM/SW             | MONITORING_STATUS_AL_MASK    | 1b: interrupt masked                                                                     | 0Ch                                 |
| NVM/SW             | HW_FAULT_STATUS_AL_MASK      | 1b: interrupt masked                                                                     | 0Ch                                 |
| NVM                | STANDBY_POWER_MODE_DISABLE   | 1b: disables standby power mode                                                          | n.a.                                |
| NVM/SW             | CC_CURRENT_ADVERTISED        | 01b: 1.5 A                                                                               | 18h                                 |
| NVM/SW             | CC_VCONN_DISCHARGE_EN        | 0b: V <sub>CONN</sub> discharge disabled on CC pin                                       | 18h                                 |
| NVM/SW             | CC_VCONN_SUPPLY_EN           | 1b: V <sub>CONN</sub> supply capability enabled on CC pin                                | 18h                                 |
| NVM/SW             | CC_VCONN_SWITCH_ILIM         | 0000b: 350 mA                                                                            | 1Eh                                 |
| SW                 | VCONN_MONITORING_EN          | 1b: enables UVLO threshold detection on VCONN pin                                        | 20h                                 |
| SW                 | VCONN_UVLO_THRESHOLD         | 0b: high UVLO threshold of 4.65 V                                                        | 20h                                 |
| NVM/SW             | SHIFT_HIGH_VBUS_LIMIT_SOURCE | 0101b: in source power role, shifts nominal high voltage limit by 5% of V <sub>BUS</sub> | 22h                                 |
| NVM/SW             | SHIFT_LOW_VBUS_LIMIT_SOURCE  | 0101b: in source power role, shifts nominal low voltage limit by -5% of V <sub>BUS</sub> | 22h                                 |
| SW                 | SW_RESET_EN                  | 0b: device reset is performed from hardware RESET pin                                    | 23h                                 |

DS12664 - Rev 1 page 18/38



| Customization type | Parameter                      | Default value and description                             | l <sup>2</sup> Cregister<br>address |
|--------------------|--------------------------------|-----------------------------------------------------------|-------------------------------------|
| NVM/SW             | VBUS_DISCHARGE_TIME_TO_0V      | 1010b: 840 ms discharge time                              | 25h                                 |
| NVM/SW             | VBUS_DISCHARGE_TIME_TRANSITION | 1010b: 200 ms discharge time                              | 25h                                 |
| NVM                | VBUS_DISCHARGE_DISABLE         | 0b: enables V <sub>BUS</sub> discharge path               | n. a.                               |
| NVM/SW             | VDD_OVLO_DISABLE               | 0b: enables OVLO threshold detection on VDD pin           | 2Eh                                 |
| NVM/SW             | VBUS_VALID_RANGE_DISABLE       | 0b: enables valid V <sub>BUS</sub> voltagerange detection | 2Eh                                 |
| NVM/SW             | VBUS_VSAFE0V_THRESHOLD         | 00b: V <sub>BUS</sub> vSafe0Vthreshold = 0.6 V            | 2Eh                                 |
| NVM/SW             | VDD_UVLO_DISABLE               | 1b: disables UVLO threshold detection on VDD pin          | 2Eh                                 |

DS12664 - Rev 1 page 19/38



## 7 Application

The sections below are not part of the ST product specifications. They are intended to give a generic application overview to be used by the customer as a starting point for further implementation and customization. ST does not warrant compliancy with customer specifications. Full system implementation and validation are under the customer's responsibility.

### 7.1 General description

#### 7.1.1 Power supplies

The STUSB1702 can be supplied in three different ways depending on the targeted application:

- Through the VDD pin only for applications powered by V<sub>BUS</sub> that operate either in source power role
- Through the VSYS pin only for AC powered applications with a system power supply delivering 3.3 V or 5 V
- Through the VDD and VSYS pins for applications powered by V<sub>BUS</sub> with a system power supply delivering
   3.3 V or 5 V. When both VDD and VSYS power supplies are present, the low power supply VSYS is selected when VSYS voltage is above 3.1 V. Otherwise VDD is selected

#### 7.1.2 Connection to MCU or application processor

The I<sup>2</sup>C interface is used to provide extensive functionality during system operation. For instance:

- Define the port configuration during system boot (in case NVM parameters are not customized during manufacturing)
- 2. Change the default configuration at any time during operation
- 3. Adjust the port power capability in source power role according to contextual power availability and/or the power partitioning with other ports
- 4. Save system power by shutting down the DC-DC converter according to the attachment detection state
- 5. Provide a diagnostic of the Type-C connection and the  $V_{BUS}$  power path in real time

DS12664 - Rev 1 page 20/38



## 7.2 USB Type-C typical applications

### 7.2.1 Source type application schematic

Figure 8. Typical STUSB1702 implementation in source type application



Table 15. Default setting for a source type application

| I <sup>2</sup> C register address | I <sup>2</sup> C register field name | l <sup>2</sup> C register reset value/description                                         | Customization type |
|-----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------|--------------------|
| 0Eh                               | START_UP_POWER_MODE                  | 0b: device starts in normal mode                                                          | NVM/SW             |
| 18h                               | CC_CURRENT_ADVERTISED                | 01b: 1.5 A                                                                                | NVM/SW             |
| 18h                               | CC_VCONN_DISCHARGE_EN                | 0b: V <sub>CONN</sub> discharge disabled on CC pin                                        | NVM/SW             |
| 18h                               | CC_VCONN_SUPPLY_EN                   | 1b: V <sub>CONN</sub> supply capability enabled on CC pin                                 | NVM/SW             |
| 1Eh                               | CC_VCONN_SWITCH_ILIM                 | 0000b: 350 mA                                                                             | NVM/SW             |
| 20h                               | VCONN_MONITORING_EN                  | 1b: enables UVLO threshold detection on $V_{CONN}$ pin                                    | sw                 |
| 20h                               | VCONN_UVLO_THRESHOLD                 | 0b: high UVLO threshold of 4.65 V                                                         | SW                 |
| 22h                               | SHIFT_HIGH_VBUS_LIMIT_SOURCE         | 0101b: in source power role, shifts nominal high voltage limit by +5% of V <sub>BUS</sub> | NVM/SW             |
| 22h                               | SHIFT_LOW_VBUS_LIMIT_SOURCE          | 0101b: in source power role, shifts nominal low voltage limit by -5% of V <sub>BUS</sub>  | NVM/SW             |
| 25h                               | VBUS_DISCHARGE_TIME_TO_0V            | 1010b: 840 ms discharge time                                                              | NVM/SW             |
| 25h                               | VBUS_DISCHARGE_TIME_TRANSITION       | 1010b: 200 ms discharge time                                                              | NVM/SW             |
| 26h                               | VBUS_DISCHARGE_EN                    | 1b: enables the V <sub>BUS</sub> discharge path                                           | NVM/SW             |
| 2Eh                               | VDD_OVLO_DISABLE                     | 0b: enables OVLO threshold detection on VDD pin                                           | SW                 |

DS12664 - Rev 1 page 21/38



| I <sup>2</sup> C register address | l <sup>2</sup> C register field name | l <sup>2</sup> C register reset value/description    | Customization type |
|-----------------------------------|--------------------------------------|------------------------------------------------------|--------------------|
| 2Eh                               | VBUS_RANGE_DISABLE                   | 0b: enables V <sub>BUS</sub> voltage range detection | SW                 |
| 2Eh                               | VBUS_VSAFE0V_THRESHOLD               | 00b: V <sub>BUS</sub> vSafe0V threshold = 0.6 V      | SW                 |
| 2Eh                               | VDD_UVLO_DISABLE                     | 1b: disables UVLO threshold detection on VDD pin     | SW                 |

Table 16. Conditions for  $V_{\text{BUS}}$  power path assertion in source power role

|             | Electrical |                                                                                          |                                         |                                                  |                                                                                                |  |
|-------------|------------|------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------|--|
| Pin         | value      | Type-C attached VDD pin VBUS_SENSEpin state monitoring monitoring                        |                                         | VBUS_SENSEpin<br>monitoring                      | Comment                                                                                        |  |
| VBUS EN SRC | 0          | Attached.SRC or<br>UnorientedDebug<br>Accessory.SRC<br>or OrientedDebug<br>Accessory.SRC | VDD < OVLO if<br>VDD pin is<br>supplied | V <sub>BUS</sub> within valid<br>voltage range   | The signal is<br>asserted only if all<br>the valid operation<br>conditions are met             |  |
| VBUS_EN_SRC | HiZ        | Anyother state                                                                           | VDD > OVLO if<br>VDD pin is<br>supplied | V <sub>BUS</sub> is out ofvalid<br>voltage range | The signal is de-<br>asserted when at<br>least one non valid<br>operation condition<br>is met. |  |

Table 17. Source power role with accessory support

| Connection state                                                                | CC1<br>pin | CC2<br>pin | Type-C device state CC_OPERATION_STATUS register @11h | A_B_SIDE<br>pin | VCONN<br>supply | VBUS_EN_SRC<br>pin | CC_CONNECTION_STATUS register @0Eh |
|---------------------------------------------------------------------------------|------------|------------|-------------------------------------------------------|-----------------|-----------------|--------------------|------------------------------------|
| Nothing attached                                                                | Open       | Open       | Unattached.SRC                                        | HiZ             | OFF             | HiZ                | 00h                                |
| Sink                                                                            | Rd         | Open       | Attached.SRC                                          | HiZ             | OFF             | 0                  | 2Dh                                |
| attached                                                                        | Open       | Rd         | Attached.SNC                                          | 0               | OFF             | 0                  | 2Dh                                |
| Powered                                                                         | Open       | Ra         |                                                       | HiZ             | OFF             | HiZ                | 00h                                |
| cable<br>withoutsink<br>attached                                                | Ra         | Open       | Unattached.SRC                                        | HiZ             | OFF             | HiZ                | 00h                                |
| Powered                                                                         | Rd         | Ra         |                                                       | HiZ             | CC2             | 0                  | 2Fh                                |
| cable with<br>sink<br>attached or<br>VCONN-<br>powered<br>accessory<br>attached | Ra         | Rd         | Attached.SRC                                          | 0               | CC1             | 0                  | 2Fh                                |
| Debug<br>accessory<br>mode<br>attached<br>source role                           | Rp         | Rp         | Unattached.SRC                                        | HiZ             | OFF             | HiZ                | 00h                                |
| Debug<br>accessory<br>mode<br>attached<br>sink role                             | Rd         | Rd         | UnorientedDebug<br>Accessory.SRC                      | HiZ             | OFF             | 0                  | 6Dh                                |

DS12664 - Rev 1 page 22/38



| Connection state                                  | CC1<br>pin | CC2<br>pin | Type-C device state<br>CC_OPERATION_STATUS<br>register @11h | A_B_SIDE<br>pin | VCONN<br>supply | VBUS_EN_SRC<br>pin | CC_CONNECTION_STATUS register @0Eh |
|---------------------------------------------------|------------|------------|-------------------------------------------------------------|-----------------|-----------------|--------------------|------------------------------------|
| Debug                                             | Rd         | ≤Ra        |                                                             | HiZ             | OFF             | 0                  | 6Dh                                |
| mode<br>attached<br>sink role                     | ≤Ra        | Rd         | OrientedDebug Accessory.SRC                                 | 0               | OFF             | 0                  | 6Dh                                |
| Audio<br>adapter<br>accessory<br>mode<br>attached | Ra         | Ra         | AudioAccessory                                              | HiZ             | OFF             | HiZ                | 81h                                |

The value of the CC1 and CC2 pins is defined from a termination perspective and corresponds to the termination presented by the connected device. The CC\_CONNECTION\_STATUS register can report other values than the one presented in table above. In this table, it reflects the state transitions in Type-C FSM that can be ignored from the application stand point.

DS12664 - Rev 1 page 23/38



## 8 Electrical characteristics

## 8.1 Absolute maximum ratings

All voltages are referenced to GND.

Table 18. Absolute maximum ratings

| Symbol                                                                                                                                                                                                     | Parameter                             | Value      | Unit |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------|------|--|
| $V_{DD}$                                                                                                                                                                                                   | Supply voltage                        | 28         |      |  |
| V <sub>SYS</sub>                                                                                                                                                                                           | Supply voltage on VSYS pin            | 6          |      |  |
| V <sub>CC1</sub> , V <sub>CC2</sub> , V <sub>CC1GND</sub> , V <sub>CC2GND</sub>                                                                                                                            | High voltage on CC pins               | 22         |      |  |
| V <sub>V</sub> BUS_EN_SRC, V <sub>V</sub> BUS_SENSE                                                                                                                                                        | High voltage on V <sub>BUS</sub> pins | 28         | V    |  |
| V <sub>SCL</sub> , V <sub>SDA</sub> , V <sub>ALERT</sub> , V <sub>RESET</sub> , V <sub>A_B_SIDE</sub><br>V <sub>MOSI</sub> , V <sub>MISO</sub> , V <sub>NSS</sub> , V <sub>TX_EN</sub> , V <sub>SCLK</sub> | Operating voltage on I/O pins         | -0.3 to 6  |      |  |
| VCONN                                                                                                                                                                                                      | V <sub>CONN</sub> voltage             | 6          |      |  |
| T <sub>STG</sub>                                                                                                                                                                                           | Storagetemperature                    | -55 to 150 | °C   |  |
| TJ                                                                                                                                                                                                         | Maximum junction temperature          | 145        |      |  |
| ESD                                                                                                                                                                                                        | НВМ                                   |            | 14/  |  |
|                                                                                                                                                                                                            | CDM                                   | 1.5        | kV   |  |

## 8.2 Operating conditions

Table 19. Operating conditions

| Symbol                                                                                                                                                                                                     | Parameter                                          | Value       | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|------|
| $V_{DD}$                                                                                                                                                                                                   | Supply voltage                                     | 4.1 to 22   |      |
| V <sub>SYS</sub>                                                                                                                                                                                           | Supply voltage on V <sub>SYS</sub> pin             | 3.0 to 5.5  |      |
| V <sub>CC1</sub> , V <sub>CC2</sub> , V <sub>CC1GND</sub> , V <sub>CC2GND</sub>                                                                                                                            | CC pins                                            | -0.3 to 5.5 |      |
| V <sub>VBUS_EN_SRC</sub> , V <sub>VBUS_SENSE</sub>                                                                                                                                                         | High voltage pins                                  | 0 to 22     | V    |
| V <sub>SCL</sub> , V <sub>SDA</sub> , V <sub>ALERT</sub> , V <sub>RESET</sub> , V <sub>A_B_SIDE</sub><br>V <sub>MOSI</sub> , V <sub>MISO</sub> , V <sub>NSS</sub> , V <sub>TX_EN</sub> , V <sub>SCLK</sub> | Operating voltage on I/O pins                      | 0 to 4.5    |      |
| V <sub>CONN</sub>                                                                                                                                                                                          | V <sub>CONN</sub> voltage                          | 2.7 to 5.5  |      |
| Iconn                                                                                                                                                                                                      | V <sub>CONN</sub> rated current (default = 0.35 A) | 0.1 to 0.6  | Α    |
| TA                                                                                                                                                                                                         | Operating temperature                              | -40 to 105  | °C   |

Note: The transient voltage on the CC1 and CC2 pins drops to -0.3 during BMC communication.

DS12664 - Rev 1 page 24/38



## 8.3 Electrical and timing characteristics

Unless otherwise specified:  $V_{DD}$  = 5 V,  $T_A$  = +25 °C, all voltages are referenced to GND.

Table 20. Electrical characteristics

| Symbol                  | Parameter                               | Conditions                                                                                      |                          | Min. | Тур. | Max.  | Unit |
|-------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|------|------|-------|------|
|                         | Current                                 | Device idle as a SOURCE (not                                                                    | V <sub>SYS</sub> @ 3.3 V |      | 158  |       |      |
| I <sub>DD</sub> (SRC)   | consumption                             | connected, no communication)                                                                    | V <sub>DD</sub> @ 5.0 V  |      | 188  |       | μA   |
|                         | Standby current                         | Device in standby (not connected, low                                                           | V <sub>SYS</sub> @ 3.3 V |      | 33   |       |      |
| ISTDBY                  | consumption                             | power) V <sub>DD</sub> @ 5.0 V                                                                  |                          |      | 53   |       | μA   |
| CC1 and CC              | 2 pins                                  |                                                                                                 |                          |      |      |       |      |
| I <sub>P-USB</sub>      |                                         | CC pin voltage, $V_{CC}$ = -0.3 to 2.6 V,                                                       |                          | -20% | 80   | +20%  |      |
| I <sub>P-1.5</sub>      | CC current sources                      | 40 °C < T <sub>A</sub> < 105 °C                                                                 |                          | -8%  | 180  | +8%   | μA   |
| I <sub>P-3.0</sub>      |                                         | 40 0 1 1 <sub>A</sub> 1 103 0                                                                   |                          | -8%  | 330  | +8%   |      |
| V <sub>CCO</sub>        | CC open pin voltage                     | CC unconnected, V <sub>DD</sub> = 3.0 to 5.5 V                                                  |                          | 2.75 |      |       | V    |
| R <sub>d</sub>          | CC pull-down resistors                  | 40 °C < T <sub>A</sub> < 105 °C                                                                 |                          | -10% | 5.1  | 10%   | kΩ   |
| R <sub>INCC</sub>       | CC input impedance                      | Pull-up and pull-down resistors off                                                             |                          | 200  |      |       | kΩ   |
| V <sub>TH0.2</sub>      | Detection<br>threshold 1                | Max. $R_a$ detection by DFP at $I_P = I_{P-USB}$ detection by UFP on $R_d$ , min CC voltage UFP | 0.15                     | 0.20 | 0.25 | V     |      |
| V <sub>TH0.4</sub>      | Detection<br>threshold 2                | Max. $R_a$ detection by DFP at $I_P = I_{P-1.5}$                                                |                          | 0.35 | 0.40 | 0.45  | V    |
| V <sub>TH0.8</sub>      | Detection<br>threshold 4                | Max. $R_a$ detection by DFP at $I_P = I_{P-3.0}$                                                |                          | 0.75 | 0.80 | 0.85  | V    |
| V <sub>TH1.6</sub>      | Detection<br>threshold 6                | Max. $R_d$ detection by DFP at $I_P = I_{P-USB}$ and $I_P = I_{P-1.5}$                          |                          | 1.50 | 1.60 | 1.65  | V    |
| V <sub>TH2.6</sub>      | Detection<br>threshold 7                | Max. R <sub>d</sub> detection by DFP at I <sub>P-3.0</sub> , max. CC voltage for connected UFP  |                          | 2.45 | 2.60 | 2.75  | V    |
| V <sub>CONN</sub> prote | ection                                  |                                                                                                 |                          |      |      |       |      |
| R <sub>VCONN</sub>      | V <sub>CONN</sub> power path resistance | I <sub>VCONN</sub> = 0.2 A-                                                                     |                          | 0.25 | 0.50 | 0.975 | Ω    |
|                         |                                         | B                                                                                               |                          | 85   | 100  | 125   |      |
| I <sub>OCP</sub>        | Overcurrent protection                  | Programmable current limit threshold (from 100 mA to 600 mA by step of 50 m                     | οΛ)                      | 300  | 350  | 400   | mA   |
|                         | p. c.c.c.                               | (IIOIII 100 IIIA to 600 IIIA by Step of 50 II                                                   | IIA)                     | 550  | 600  | 650   | 1    |
| V <sub>OVP</sub>        | Output overvoltage protection           |                                                                                                 |                          | 5.9  | 6.0  | 6.1   | V    |
|                         | Input                                   | Low UVLO threshold                                                                              |                          | 2.6  |      | 2.7   |      |
| $V_{UVP}$               | undervoltage protection                 | High UVLO threshold (default)                                                                   |                          | 4.6  |      | 4.8   | V    |
| V <sub>BUS</sub> monito | oring and driving                       |                                                                                                 |                          |      |      |       |      |
| V <sub>THUSB</sub>      | V <sub>BUS</sub> presence threshold     | V <sub>SYS</sub> = 3.0 to 5.5 V                                                                 |                          | 3.8  | 3.9  | 4.0   | V    |

DS12664 - Rev 1 page 25/38



| Symbol                  | Parameter                                                                                                                                                                                                                             | Conditions                                                                                                                               | Min. | Тур.                   | Max. | Unit |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------|------|------|
|                         |                                                                                                                                                                                                                                       | V <sub>SYS</sub> = 3.0 to 5.5 V                                                                                                          | 0.5  | 0.6                    | 0.7  | V    |
| V                       | V <sub>BUS</sub> safe 0 V                                                                                                                                                                                                             | Programmable threshold                                                                                                                   | 0.8  | 0.9                    | 1    | V    |
| $V_{TH0V}$              | threshold<br>(vSafe0V)                                                                                                                                                                                                                | Programmable threshold from 0.6 V to 1.8 V                                                                                               | 1.1  | 1.2                    | 1.3  | V    |
|                         |                                                                                                                                                                                                                                       | Default V <sub>THOV</sub> = 0.6 V                                                                                                        | 1.7  | 1.8                    | 1.9  | V    |
| R <sub>DISUSB</sub>     | V <sub>BUS</sub> discharge resistor                                                                                                                                                                                                   |                                                                                                                                          | 600  | 700                    | 800  | Ω    |
| T (1)                   | V <sub>BUS</sub> discharge time to 0V                                                                                                                                                                                                 | Default T <sub>DISPARAM</sub> = 840 ms, the coefficient T <sub>DISPARAM</sub> is programmable by NVM                                     | 70   | 84                     | 100  |      |
| T <sub>DISUSB</sub> (1) | V <sub>BUS</sub> discharge time to PDO                                                                                                                                                                                                | Default T <sub>DISPARAM</sub> = 200 ms, the coefficient T <sub>DISPARAM</sub> is programmable by NVM                                     | 20   | 24                     | 28   | ms   |
| V <sub>MONUSBH</sub>    | V <sub>BUS</sub> monitoring<br>high voltage<br>threshold                                                                                                                                                                              | $V_{BUS}$ = nominal target value, default $V_{MONUSBH}$ = $V_{BUS}$ +10 %, the threshold limit is programmable by NVM from +5 % to +20 % |      | V <sub>BUS</sub> + 10% |      | V    |
| V <sub>MONUSBL</sub>    | $V_{BUS} \ monitoring \\ low \ voltage \\ threshold \\ V_{BUS} = nominal \ target \ value, \ default \ V_{MONUSBL} = V_{BUS} \\ -10 \ \%, \ the \ threshold \ limit \ is \ programmable \ by \ NVM \ from \\ -20 \ \% \ to \ -5 \ \%$ |                                                                                                                                          |      | V <sub>BUS</sub> - 10% |      | V    |
| Digital input/          | output (SCL, SDA,                                                                                                                                                                                                                     | ALERT#, A_B_SIDE, MOSI, MISO, NSS, TX_EN, SCLK)                                                                                          |      |                        |      |      |
| V <sub>IH</sub>         | High level input voltage                                                                                                                                                                                                              |                                                                                                                                          | 1.2  |                        |      | V    |
| V <sub>IL</sub>         | Low level input voltage                                                                                                                                                                                                               |                                                                                                                                          |      |                        | 0.35 | V    |
| V <sub>OL</sub>         | V <sub>OL</sub> Low level output voltage Ioh = 3 mA                                                                                                                                                                                   |                                                                                                                                          |      |                        | 0.4  | V    |
| 20 V open dr            | ain outputs (VBUS                                                                                                                                                                                                                     | _EN_SRC)                                                                                                                                 |      |                        |      |      |
| V <sub>OL</sub>         | Low level output voltage                                                                                                                                                                                                              | loh = 3 mA                                                                                                                               |      |                        | 0.4  | V    |

<sup>1.</sup> T<sub>DISPARAM</sub>

## 8.4 Thermal Information

**Table 21. Thermal information** 

| Symbol         | Parameter                              | Value | Unit |
|----------------|----------------------------------------|-------|------|
| $R_{	heta JA}$ | Junction to ambient thermal resistance | 37    | °C/W |
| $R_{	heta JC}$ | Junction to case thermal resistance    | 5     | °C/W |

DS12664 - Rev 1 page 26/38



# 9 Ordering information

Table 22. Order code

| Order code    | AEC-Q100 | Package                         | Temperature range   | Marking |
|---------------|----------|---------------------------------|---------------------|---------|
| STUSB1702YQTR | Yes      | QFN24 EP 4x4 mm wettable flanks | - 40 °C up to105 °C | 1702Y   |

DS12664 - Rev 1 page 27/38



## 10 Terms and abbreviations

Table 23. List of terms and abbreviations

| Term            | Description                                                                                                                                                                                                                                                                   |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Audio adapter accessory mode. It is defined by the presence of R <sub>a</sub> /R <sub>a</sub> on the CC1/CC2 pins.                                                                                                                                                            |
| Accessory modes | Debug accessory mode. It is defined by the presence of $R_d/R_d$ on CC1/CC2 pins in source power role or $R_p/R_p$ on CC1/CC2 pins in sink power role.                                                                                                                        |
| DFP             | Downstream facing port, specifically associated with the flow of data in a USB connection. Typically, the ports on a HOST or the ports on a hub to which devices are connected. In its initial state, DFP sources $V_{\text{BUS}}$ and $V_{\text{CONN}}$ , and supports data. |
| DRP             | Dual-role port. A port that can operate as either a source or a sink. The port role may be changed dynamically.                                                                                                                                                               |
| Sink            | Port asserting $R_{\text{d}}$ on the CC pins and consuming power from the $V_{\text{BUS}};$ most commonly a device.                                                                                                                                                           |
| Source          | Port asserting $R_p$ on the CC pins and providing power over the $V_{\text{BUS}}$ ; most commonly a host or hub DFP.                                                                                                                                                          |
| UFP             | Upstream facing port, specifically associated with the flow of data in a USB connection. The port on a device or a hub that connects to a host or the DFP of a hub. In its initial state, the UFP sinks the $V_{BUS}$ and supports data.                                      |



## 11 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

DS12664 - Rev 1 page 29/38



## 11.1 QFN24 EP 4x4 mm wettable flank package information

Figure 9. QFN24 EP 4x4 mm wetable flank package outline



DS12664 - Rev 1 page 30/38



Table 24. QFN24 EP 4x4 mm wetable flank mechanical data

| Ref. |      | Dimensions (mm) |      |
|------|------|-----------------|------|
| Kei. | Min. | Тур.            | Max. |
| А    | 0.90 | 0.95            | 1.00 |
| A1   |      | 0.10            |      |
| A2   | 0.00 | 0.02            | 0.05 |
| A3   |      | 0.20            |      |
| b    | 0.20 | 0.25            | 0.30 |
| D    | 3.85 | 4.00            | 4.15 |
| D2   | 2.40 | 2.50            | 2.60 |
| E    | 3.85 | 4.00            | 4.15 |
| E2   | 2.40 | 2.50            | 2.60 |
| е    |      | 0.50            |      |
| J    |      | 0.35            |      |
| L    | 0.30 | 0.40            | 0.50 |
| L1   |      | 0.20            |      |
| L2   |      | 0.05            |      |
| L3   |      | 0.10            |      |

Figure 10. QFN24 EP 4x4 mm wetable flank recommended footprint



DS12664 - Rev 1 page 31/38



## **Revision history**

Table 25. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 06-Jul-2018 | 1        | Initial release. |

DS12664 - Rev 1 page 32/38



## **Contents**

| 1 | Fund | ctional d | lescription                     | 2 |
|---|------|-----------|---------------------------------|---|
| 2 | Inpu | ts / outp | outs                            | 3 |
|   | 2.1  | Pinout    |                                 | 3 |
|   | 2.2  | Pin list  |                                 | 3 |
|   | 2.3  | Pin des   | scription                       | 4 |
|   |      | 2.3.1     | CC1 / CC2                       | 4 |
|   |      | 2.3.2     | CC1GND / CC2GND                 | 4 |
|   |      | 2.3.3     | VCONN                           | 5 |
|   |      | 2.3.4     | RESET                           | 5 |
|   |      | 2.3.5     | I <sup>2</sup> C interface pins | 5 |
|   |      | 2.3.6     | GND                             | 5 |
|   |      | 2.3.7     | MOSI                            | 5 |
|   |      | 2.3.8     | NSS                             | 5 |
|   |      | 2.3.9     | MISO                            | 5 |
|   |      | 2.3.10    | TX_EN                           | 5 |
|   |      | 2.3.11    | SCLK                            | 5 |
|   |      | 2.3.12    | A_B_SIDE                        | 6 |
|   |      | 2.3.13    | VBUS_SENSE                      | 6 |
|   |      | 2.3.14    | VBUS_EN_SRC                     | 6 |
|   |      | 2.3.15    | VREG_1V2                        | 6 |
|   |      | 2.3.16    | VSYS                            | 6 |
|   |      | 2.3.17    | VREG_2V7                        | 6 |
|   |      | 2.3.18    | VDD                             | 6 |
| 3 | Gene | eral des  | cription                        | 7 |
|   | 3.1  | CC inte   | erface                          | 7 |
|   | 3.2  | BMC in    | terface                         | 7 |
|   |      | 3.2.1     | BMC interface behavior          | 7 |
|   |      | 3.2.2     | TX mode                         | 8 |
|   |      | 3.2.3     | RX mode                         | 8 |
|   | 3.3  | VBUS      | power path control              | 8 |



|   |                     | 3.3.1                 | VBUS monitoring                            | 8    |
|---|---------------------|-----------------------|--------------------------------------------|------|
|   |                     | 3.3.2                 | VBUS discharge                             | 9    |
|   |                     | 3.3.3                 | VBUS power path assertion                  | 9    |
|   | 3.4                 | V <sub>CONN</sub>     | supply                                     | . 10 |
|   |                     | 3.4.1                 | V <sub>CONN</sub> input voltage            | . 10 |
|   |                     | 3.4.2                 | V <sub>CONN</sub> application conditions   | . 10 |
|   |                     | 3.4.3                 | V <sub>CONN</sub> monitoring               | . 10 |
|   |                     | 3.4.4                 | V <sub>CONN</sub> discharge                | . 10 |
|   |                     | 3.4.5                 | V <sub>CONN</sub> control and status       | . 10 |
|   |                     | 3.4.6                 | V <sub>CONN</sub> power switches           | . 10 |
|   | 3.5                 | High vo               | Itage protection                           | . 12 |
|   | 3.6                 | Hardwa                | re fault management                        | . 12 |
|   | 3.7                 | Access                | ory mode detection                         | . 12 |
|   |                     | 3.7.1                 | Audio accessory mode detection             | . 12 |
|   |                     | 3.7.2                 | Debug accessory mode detection             | . 12 |
| 4 | Mana                | ging US               | SB PD transactions                         | .14  |
| 5 | I <sup>2</sup> C in | terface               |                                            | .15  |
|   | 5.1                 | Read a                | nd write operations                        | . 15 |
|   | 5.2                 | Timing                | specifications                             | . 16 |
|   | 5.3                 | I <sup>2</sup> C regi | ster map                                   | . 16 |
| 6 | Start-              | up con                | figuration                                 | .18  |
|   | 6.1                 | User-de               | efined parameters                          | . 18 |
|   | 6.2                 | Default               | start-up configuration                     | . 18 |
| 7 | Appli               | cation .              |                                            | .20  |
|   | 7.1                 | Genera                | I description                              | . 20 |
|   |                     | 7.1.1                 | Power supplies                             | . 20 |
|   |                     | 7.1.2                 | Connection to MCU or application processor | . 20 |
|   | 7.2                 | USB Ty                | pe-C typical applications                  | . 21 |
|   |                     | 7.2.1                 | Source type application schematic          | . 21 |
| 8 | Elect               | rical ch              | aracteristics                              | .24  |
|   | 8.1                 | Absolut               | e maximum ratings                          | . 24 |
|   |                     |                       |                                            |      |







|     | 8.2                  | Operating conditions                               | 24 |  |
|-----|----------------------|----------------------------------------------------|----|--|
|     | 8.3                  | Electrical and timing characteristics              | 25 |  |
|     | 8.4                  | Thermal Information                                | 26 |  |
| 9   | Ordering information |                                                    | 27 |  |
| 10  | Term                 | s and abbreviations                                | 28 |  |
| 11  | Package information  |                                                    |    |  |
|     |                      | QFN24 EP 4x4 mm wettable flank package information |    |  |
| Rev |                      | history                                            | 32 |  |





## **List of tables**

| Table 1.  | Pin functions list                                                        | . 3 |
|-----------|---------------------------------------------------------------------------|-----|
| Table 2.  | Pin function descriptions                                                 | . 4 |
| Table 3.  | I <sup>2</sup> C interface pins list                                      | . 5 |
| Table 4.  | USB data MUX select                                                       | . 6 |
| Table 5.  | Conditions for V <sub>BUS</sub> power path assertion in source power role | . 9 |
| Table 6.  | Fault management conditions                                               | 11  |
| Table 7.  | Orientation detection                                                     | 13  |
| Table 8.  | Device address format                                                     | 15  |
| Table 9.  | Register address format                                                   | 15  |
| Table 10. | Register data format                                                      | 15  |
| Table 11. | I <sup>2</sup> C timing parameters - V <sub>DD</sub> = 5 V                | 16  |
| Table 12. | Register access legend                                                    | 17  |
| Table 13. | STUSB1702 register map overview                                           | 17  |
| Table 14. | STUSB1702 user-defined parameters and default setting                     | 18  |
| Table 15. | Default setting for a source type application                             | 21  |
| Table 16. | Conditions for V <sub>BUS</sub> power path assertion in source power role | 22  |
| Table 17. | Source power role with accessory support                                  | 22  |
| Table 18. | Absolute maximum ratings                                                  | 24  |
| Table 19. | Operating conditions                                                      | 24  |
| Table 20. | Electrical characteristics                                                | 25  |
| Table 21. | Thermal information                                                       | 26  |
| Table 22. | Order code                                                                | 27  |
| Table 23. | List of terms and abbreviations                                           | 28  |
| Table 24. | QFN24 EP 4x4 mm wetable flank mechanical data                             | 31  |
| Table 25. | Document revision history                                                 | 32  |



# **List of figures**

| Figure 1.  | Functional block diagram                                    | . 2 |
|------------|-------------------------------------------------------------|-----|
| Figure 2.  | STUSB1702 pin connections                                   |     |
| Figure 3.  | BMC interface                                               | . 7 |
| Figure 4.  | V <sub>CONN</sub> to CC1 and CC2 power switch protections   | 11  |
| Figure 5.  | Read operation                                              | 15  |
| Figure 6.  | Write operation                                             | 16  |
| Figure 7.  | I <sup>2</sup> C timing diagram                             | 16  |
| Figure 8.  | Typical STUSB1702 implementation in source type application | 21  |
| Figure 9.  | QFN24 EP 4x4 mm wetable flank package outline               | 30  |
| Figure 10. | QFN24 EP 4x4 mm wetable flank recommended footprint         | 31  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics - All rights reserved

DS12664 - Rev 1 page 38/38