

#### 2.5MHz, FAST TRANSIENT 2A STEP-DOWN CONVERTER

### Description

The PAM2316 is a 2A step-down sync converter. The 2.5MHz switching frequency enables the use of small external components. The ultra-small 2mm x 2mm footprint and high efficiency make the PAM2316 an ideal choice for portable applications.

The PAM2316 delivers A maximum output current while consuming only 55 $\mu$ A no load quiescent current. Low R<sub>DS(ON)</sub> integrated MOSFETs and 100 duty cycle operation make the PAM2316 the ideal choice for high output voltage, high current applications which require a low dropout threshold.

The PAM2316 provides excellent transient response and output accuracy across the operating range.

The PAM2316 maintains high efficiency throughout the load range. The PAM2316 automatically optimizes efficiency during light load mode (PSM) and maintains constant frequency and low output ripple during PWM mode.

Over-temperature and short circuit protection safeguard the PAM2316 and system components from damage.

The PAM2316 is available in a Pb-free, ultrasmall, low profile, 8-pin 2mmx2mm TDFN package. The product is rated over a temperature range of -40°C to +85°C.

### Features

- 2A Maximum Output Current
- Tiny 1.0µH Chip Inductor
- Excellent Transient Response
- Input Voltage: 2.7V to 5.5V
- Ultra-small, Low Profile 8-pin 2mmx2mm TDFN Package
- Fixed or Adjustable Output Voltage
  - Adjustable Output Voltage: 1.0V to 3.3V
- High Efficiency with 2.5MHz Switching Frequency
- 55µA No Load Quiescent Current
- 100% Duty Cycle Low-Dropout Operation
- Internal Soft Start
- Over-Temperature and Current Limit Protection
- <1µA Shutdown Current
- -40°C to +85°C Temperature Range
- Pb-Free/Halogen Free Package
- RoHS/REACH Compliant

### **Pin Assignments**



Applications

- Cellular Phone
- Digital Cameras
- Hard Disk Drives
- MP3 Players
- PDAs and Handheld Computers
- Portable Media Players
- USB Devices
- Wireless Network Cards



# **Typical Applications Circuit**



# Pin Descriptions

| Pin<br>Number | Pin<br>Name | Function                                                                                                                                   |
|---------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | PGND        | Main power ground return pin. Connect to the output and input capacitor return.                                                            |
| 2             | PVIN        | Input power supply tied to the source of the high side P-channel MOSFET.                                                                   |
| 3             | VIN         | Power supply; supplies power for the internal circuitry.                                                                                   |
| 4             | FB          | Feedback input pin. Feedback voltage to internal error amplifier, the threshold voltage is 0.6V.                                           |
| 5             | AGND        | Analog ground. This pin is internally connected to the analog ground of the control circuitry.                                             |
| 6             | EN          | Enable pin. A logic low disables the converter and it consumes less than 1µA of current. When connected high, it resumes normal operation. |
| 7, 8          | SW          | Switching node. Connect the inductor to this pin. It is internally connected to the drain of both high and low side MOSFETs.               |

# **Functional Block Diagram**





### Absolute Maximum Ratings (@T<sub>A</sub> = +25°C, unless otherwise specified.)

These are stress ratings only and functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability. All voltages are with respect to ground.

| Parameter                 | Rating                         | Unit |
|---------------------------|--------------------------------|------|
| Input Voltage             | -0.3 to +6.5                   | V    |
| EN, FB Pin Voltage        | -0.3 to V <sub>IN</sub>        | V    |
| SW Pin Voltage            | -0.3 to (V <sub>IN</sub> +0.3) | V    |
| Junction Temperature      | 150                            | °C   |
| Storage Temperature Range | -65 to +150                    | °C   |
| Soldering Temperature     | 300, 5sec                      | °C   |

# Recommended Operating Conditions (@T<sub>A</sub> = +25°C, unless otherwise specified.)

| Parameter                   | Rating      | Unit |
|-----------------------------|-------------|------|
| Supply Voltage              | 2.7 to 5.5  | V    |
| Operation Temperature Range | -40 to +85  | *0   |
| Junction Temperature Range  | -40 to +125 |      |

# **Thermal Information**

| Parameter                                | Package  | Symbol | Max  | Unit    |
|------------------------------------------|----------|--------|------|---------|
| Thermal Resistance (Junction to Case)    | TDFN22-8 | θJC    | 23.4 | °C 1.1/ |
| Thermal Resistance (Junction to Ambient) | TDFN22-8 | θ」Α    | 70   | C/W     |
| Internal Power Dissipation               | TDFN22-8 | PD     | 1.4  | W       |
|                                          |          |        |      |         |



# **Electrical Characteristics** (@T<sub>A</sub> = +25°C, V<sub>IN</sub> = 3.3V, V<sub>OUT</sub> = 1.2V, C<sub>IN</sub> = 10µF, C<sub>O</sub> = 10µF, L = 1µH, unless otherwise specified.)

|                                   |                      |                                               |          |       | _     |       |       |
|-----------------------------------|----------------------|-----------------------------------------------|----------|-------|-------|-------|-------|
| Parameter                         | Symbol               | Test Conditions                               |          | Min   | Тур   | Max   | Units |
| Input Voltage Range               | VIN                  |                                               |          | 2.7   | 3.3   | 5.5   | V     |
|                                   |                      | V <sub>IN</sub> Rising                        |          |       | 2.6   | 2.7   | V     |
| UVLO Threshold                    | V <sub>UVLO</sub>    | Hysteresis                                    |          |       | 250   |       | mV    |
|                                   |                      | V <sub>IN</sub> Falling                       |          | 2     |       |       | V     |
| Output Voltage Range              | Vout                 |                                               |          | 1     | 1.2   | 3.3   | V     |
| Output Voltage Accuracy           | V <sub>OUT</sub>     | $I_0 = 0$ to 2A                               |          | -3.0  |       | +3.0  | %     |
| Regulated Feedback Voltage        | V <sub>FB</sub>      | No Load                                       |          | 0.591 | 0.600 | 0.609 | V     |
| PMOS Current Limit                | ILIM                 |                                               |          |       | 3.0   |       | А     |
| Output Voltage Line Regulation    | LNR                  | V <sub>IN</sub> = 3.3V to 4V                  |          |       | 0.3   |       | %/V   |
| Output Voltage Load Regulation    | LDR                  | $I_{O} = 1mA \text{ to } 2A$                  |          | -2    |       | +2    | %     |
| Quiescent Current                 | lq                   | No Load                                       |          |       | 55    | 90    | μA    |
| Shutdown Current                  | I <sub>SD</sub>      | V <sub>EN</sub> = 0V                          |          |       |       | 1     | μA    |
| Oscillator Frequency              | f <sub>OSC</sub>     |                                               |          |       | 2.5   |       | MHz   |
| Drain Source On State Posisitance | Deserve              | $l_{-} = 100 m \Lambda$                       | P MOSFET |       | 105   |       | mΩ    |
|                                   | rds(on)              | IDS - TUUITIA                                 | N MOSFET |       | 70    |       | mΩ    |
| SW Leakage Current                | Leakage Current ILSW |                                               |          |       | 1     | μA    |       |
| Start-Up Time                     | Ts                   |                                               |          |       | 250   |       | μs    |
| PSM Threshold                     | I <sub>TH</sub>      | V <sub>IN</sub> = 3.3V, V <sub>O</sub> = 1.2V |          |       | 250   | 450   | mA    |
| EN Threshold High                 | V <sub>EH</sub>      |                                               |          |       |       |       | V     |
| EN Threshold Low                  | V <sub>EL</sub>      |                                               |          | 1.4   |       | 0.4   | V     |
| EN Leakage Current                |                      |                                               |          |       | ±0.01 |       | μA    |
| Over Temperature Protection       | Protection OTP       |                                               |          | 150   |       | °C    |       |
| OTP Hysteresis                    | OTH                  |                                               |          |       | 30    |       | °C    |



### Typical Performance Characteristics (@T<sub>A</sub> = +25°C, C<sub>IN</sub> = 22\*2µF, C<sub>O</sub> = 22µF, unless otherwise specified.)





100

(in= 3.3V

Vin= 4.2V

Vin= 5.0V

10000

ш

1000



Vo=1.2V

L=1.0uH

5.1

5.5

# Typical Performance Characteristics (cont.) (@T<sub>A</sub> = +25°C, C<sub>IN</sub> = 22\*2µF, C<sub>O</sub> = 22µF, unless otherwise specified.)

41

38 L 2.7

3.1

3.5

3.9

Input Votage(V)

4.3

4.7



Quiescent Current vs Input Voltage







### **Application Information**

The basic PAM2316 application circuit is shown on Page 2. External component selection is determined by the load requirement, selecting L first and then  $C_{IN}$  and  $C_{OUT}$ .

#### Inductor Selection

For most applications, the value of the inductor will fall in the range of  $0.47\mu$ H to  $2\mu$ H. Its value is chosen based on the desired ripple current. Large value inductors lower ripple current and small value inductors result in higher ripple currents. Higher V<sub>IN</sub> or V<sub>OUT</sub> also increases the ripple current as shown in equation 2.0A reasonable starting point for setting ripple current is  $\Delta I_L$  = 800mA (40% of 2A).

$$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{IN}} \right)$$
 Equation (1)

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 2.8A rated inductor should be enough for most applications (2A + 800mA). For better efficiency, choose a low DC-resistance inductor.

#### CIN and COUT Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle V<sub>OUT</sub>/V<sub>IN</sub>. To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$C_{\text{IN}} \text{ required } I_{\text{RMS}} \cong I_{\text{OMAX}} \frac{\left[V_{\text{OUT}} \left(V_{\text{IN}} - V_{\text{OUT}}\right)\right]^{1/2}}{V_{\text{IN}}}$$

This formula has a maximum at  $V_{IN} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst –case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Consult the manufacturer if there is any question. The selection of  $C_{OUT}$  is driven by the required effective series resistance (ESR).

Typically, once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE}$  (P-P) requirement. The output ripple  $V_{OUT}$  is determined by:

$$\Delta V_{OUT} \approx \Delta I_{L} (ESR + 1/8f_{COUT})$$

Where f = operating frequency,  $C_{OUT}$  = output capacitance and  $\Delta I_L$  = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage.

#### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Using ceramic capacitors can achieve very low output ripple and small circuit size.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

#### **Thermal Consideration**

Thermal protection limits power dissipation in the PAM2316. When the junction temperature exceeds +150°C, the OTP (Over Temperature Protection) starts the thermal shutdown and turns the pass transistor off. The pass transistor resumes operation after the junction temperature drops below +120°C.

For continuous operation, the junction temperature should be maintained below +125°C. The power dissipation is defined as:

$$P_{D} = I_{O}^{2} \frac{V_{O}R_{DS(ON)H} + (V_{IN} - V_{O})R_{DS(ON)L}}{V_{IN}} + (t_{SW}F_{S}I_{O} + I_{Q})V_{IN}$$

I<sub>Q</sub> is the step-down converter quiescent current. The term tsw is used to estimate the full load step-down converter switching losses.

For the condition where the step-down converter is in dropout at 100% duty cycle, the total device dissipation reduces to:

 $P_{\rm D} = I_{\rm O}^2 R_{\rm DS(ON)H} + I_{\rm Q} V_{\rm IN}$ 



### Application Information (cont.)

Since  $R_{DS(ON)}$ , quiescent current, and switching losses all vary with input voltage, the total losses should be investigated over the complete input voltage range. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surrounding airflow and temperature difference between junction and ambient. The maximum power dissipation can be calculated by the following formula:

$$P_{D} = \frac{T_{J(MAX)} - T_{A}}{\theta_{JA}}$$

Where  $T_{J(MAX)}$  is the maximum allowable junction temperature +125°C.  $T_A$  is the ambient temperature and  $\theta_{JA}$  is the thermal resistance from the junction to the ambient. Based on the standard JEDEC for a two layers thermal test board, the thermal resistance  $\theta_{JA}$  of TDFN2X2 70°C/W, respectively. The maximum power dissipation at  $T_A = +25°C$  can be calculated by following formula:

P<sub>D</sub> = (125°C - 25°C) /70°C/W = 1.42W

#### Setting the Output Voltage

The internal reference is 0.6V (Typical). The output voltage is calculated as below: The output voltage is given by Table 1.

 $V_O = 0.6x \left(1 + \frac{R1}{R2}\right)$ 

Table 1: Resistor selection for output voltage setting.

| Vo   | R1   | R2   |
|------|------|------|
| 1.2V | 150k | 150k |
| 1.5V | 150k | 100k |
| 1.8V | 300k | 150k |
| 2.5V | 380k | 120k |
| 3.3V | 680k | 150k |

#### Pulse Skipping Mode (PSM) Description

When load current decreases, the peak switch current in Power-PMOS will be lower than skip current threshold and the device will enter into Pulse Skipping Mode.

In this mode, the device has two states, working state and idle state. First, the device enters into working state control led by internal error amplifier. When the feedback voltage gets higher than internal reference voltage, the device will enter into low I<sub>Q</sub> idle state with most of internal blocks disabled. The output voltage will be reduced by loading or leakage current. When the feedback voltage gets lower than the internal reference voltage, the convertor will start a working state again.

#### 100% Duty Cycle Operation

As the inpput approaches the output voltage, the converter turns the P-Channel transistor continuously on. In this mode the output voltage is equal to the input voltage minus the voltage drop across the P-Channel transistor:

 $V_{OUT} = V_{IN} - I_{LOAD} (R_{DSON} + R_L)$ 

where RDS(ON) = P-Channel Switch ON resistance, ILOAD = Output Current, RL = Inductor DC Resistance

#### UVLO and Soft-Start

The reference and the circuit remain reset until the  $\mathsf{V}_{\mathsf{IN}}$  crosses its UVLO threshold.

The PAM2316 has an internal soft-start circuit that limits the in-rush current during start-up. This prevents possible voltage drops of the input voltage and eliminates the output voltage overshoot.



### Application Information (cont.)

#### Short Circuit Protection

When the converter output is shorted or the device is overloaded, each high-side MOSFET current-limit event (3A typ) turns off the high-side MOSFET and turns on the low-side MOSFET. An internal counter is used to count the each current-limit event. The counter is reset after consecutive high-side MOSFETs turn on without reaching cur rent I imi t. I f the current-limit condition persists, the counter fills up. The control logic then stops both high-side and lowside MOSFETs and waits for a hiccup period, before attemping a new soft-start sequence. The counter bits is decided by  $V_{FB}$  voltage. If  $V_{FB} \le 0.2$ , the counter is 3-bit counter; if  $V_{FB} \ge 0.2$  the counter is 6-bit counter. The typical hiccup made duty cycle is 1.7%. The hiccup mode is disable during soft-start time.

#### Thermal Shutdown

When the die temperature exceeds +150°C, a reset occurs and the reset remains until the temperature decrease to +120°C, at which time the circuit can be restarted.

#### PCB Layout Check List

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the PAM2316. Check the following in your layout:

- 1. The input capacitor should be close to IC as close as possible.
- 2. Must put a small decoupling capacitor between V<sub>IN</sub> Pin and AGND Pin.
- 3. Minimize the switching loop area to avoid excessive switching noise.
- 4. AGND and PGND should connect at input capacitor GND.
- 5. For the good thermal dissipation, PAM2316 has a heat dissipate pad in the bottom side, it should be soldered to PCB surface. For the copper area can't be large in the component side, so we can use multiple vias connect to other side of the PCB.

## **Ordering Information**



### **Marking Information**



CH: Product Code of PAM2316 V: Output Voltage Y: Year W: Week



PAM2316

,

D BSC

EBSC

b

D2

E2

L

MIN NOM

MAX

MIN

NOM

MAX

MIN

NOM

MAX MIN

NOM

MAX

Ν

2.00

2.00 0.18

0.25

0.30

1.55

1.60

1.65

0.85

0.90 0.95

0.20

0.30

0.40

8

# Package Outline Dimensions (All dimensions in mm.)



|        |      | COMMON DIMENS | ION  |
|--------|------|---------------|------|
| SYMBOL | MIN  | NOM           | MAX  |
| A      | 0.70 | 0.75          | 0.80 |
| A1     | 0.00 | 0.02          | 0.05 |

|           | Summary 1 | fable |           |  |
|-----------|-----------|-------|-----------|--|
| Lead      | Lead      | Body  | D/- #1 TD |  |
| Pitch (e) | Count     | Size  | Pin #1 1D |  |
| 0.50      | 8         | 2X2   | R0.20     |  |

Unit: Millimeters

| La di |
|-------|
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
|       |
| La di |
|       |
|       |
|       |
|       |
|       |
| 10    |
|       |
|       |
|       |
|       |
|       |
|       |



#### IMPORTANT NOTICE

1. DIODES INCORPORATED AND ITS SUBSIDIARIES ("DIODES") MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).

2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes products. Diodes products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of the Diodes products for their intended applications, (c) ensuring their applications, which incorporate Diodes products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.

3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.

4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.

Standard Diodes products are provided subject to Diodes' Terms and Conditions of Sale 5 (https://www.diodes.com/about/company/terms-and-conditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

6. Diodes products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.

7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.

8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.

Copyright © 2021 Diodes Incorporated

www.diodes.com