

# 4-Output LVPECL Networking Clock Generator

#### **Features**

- → Four differential LVPECL output pairs
- → Selectable crystal oscillator interface or LVCMOS/LVTTL single-ended clock input
- → Supports the following output frequency: 125MHz
- → RMS phase jitter @ 125MHz, using a 25MHz crystal (1.875MHz 20MHz): 0.14ps (typical)
- → RMS phase jitter @ 125MHz, using a 25MHz crystal (12kHz 20MHz): 0.32ps (typical)
- → Full 3.3V or 2.5V supply modes
- → -40°C to 85°C operating temperature
- → Available in lead-free package: 24-TSSOP

# **Applications**

→ Networking systems

## **Description**

The PI6LC48P0405 is a 4-output LVPECL synthesizer optimized to generate 125MHz clock frequencies and is a member of Pericom's HiFlex family of high performance clock solutions.

The PI6LC48P0405 uses Pericom's proprietary low phase noise VCO technology and can achieve less than 0.32ps typical rms phase jitter, it is ideal for Ethernet interface in all kind of systems.

# **Block Diagram**



15-0118 www.pericom.com PI6LC48P0405 Rev.A 09/01/15



# **Pin Configuration**



### **Pinout Table**

| Pin No.   | Pin Name             | I/O Type          |          | Description                                                                                                                                                                                                                  |
|-----------|----------------------|-------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2      | CLK1#, CLK1          | Output            |          | LVPECL Output Clock 1                                                                                                                                                                                                        |
| 3, 22     | $V_{\mathrm{DDO}}$   | Power             |          | Output supply pins                                                                                                                                                                                                           |
| 4, 5      | CLK0, CLK0#          | Output            |          | LVPECL Output Clock 0                                                                                                                                                                                                        |
| 6         | M_reset              | Input             | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs CLKx to go low and the inverted outputs CLKx# to go high. When logic LOW, the internal dividers and outputs are enabled. |
| 7         | PLL_Bypass           | Input             | Pulldown | Selects either the PLL or the active input reference to be routed to the output dividers. When LOW, selects PLL (PLL enable). When HIGH, selects the reference clock (PLL bypass).                                           |
| 8, 10, 12 | NC                   |                   |          | Not connected                                                                                                                                                                                                                |
| 9         | $V_{\mathrm{DDA}}$   | Power             |          | Analog power supply                                                                                                                                                                                                          |
| 11, 18    | $V_{\mathrm{DD}}$    | Power             |          | Core power supply                                                                                                                                                                                                            |
| 13,<br>14 | XTAL_OUT,<br>XTAL_IN | Output /<br>Input |          | Parallel resonant crystal interface. XTAL_OUT is the output, and XTAL_IN is the input.                                                                                                                                       |
| 15, 19    | GND                  | Power             |          | Ground                                                                                                                                                                                                                       |
| 16        | Ref_IN               | Input             | Pulldown | CMOS reference clock input                                                                                                                                                                                                   |
| 17        | IN_SEL               | Input             | Pulldown | Selects between the single-ended Ref_IN or crystal interface as the PLL reference source. When HIGH, selects Ref_IN. When LOW selects XTAL inputs.                                                                           |
| 20, 21    | CLK3#, CLK3          | Output            |          | LVPECL Output Clock 3                                                                                                                                                                                                        |
| 23, 24    | CLK2, CLK2#          | Output            |          | LVPECL Output Clock 2                                                                                                                                                                                                        |



# **Typical Crystal Requirement**

| Parameter                             | Test Conditions | Minimum | Typical     | Maximum | Units |
|---------------------------------------|-----------------|---------|-------------|---------|-------|
| Mode of Oscillation                   |                 |         | Fundamental |         |       |
| Frequency                             |                 |         | 25          |         | MHz   |
| Equivalent Series<br>Resistance (ESR) |                 |         |             | 50      | Ω     |
| Shunt Capacitance                     |                 |         |             | 7       | pF    |

# **Recommended Crystal Specification**

Pericom recommends:

- a) FL2500047, SMD 3.2x2.5(4P), 25MHz, CL=18pF, +/-20ppm, http://www.pericom.com/pdf/datasheets/se/FL.pdf
- b) FY2500091, SMD 5x3.2(4P), 25MHz, CL=18pF, +/-30ppm, http://www.pericom.com/pdf/datasheets/se/FY\_F9.pdf



### **Maximum Ratings** (Over operating free-air temperature range)

| Storage Temperature            | 65°C to+155°C |
|--------------------------------|---------------|
| Temperature with Power Applied | 40°C to+85°C  |
| 3.3V Supply Voltage            | 0.5 to +3.6V  |
| ESD Protection (HBM)           | 2000V         |
|                                |               |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## **DC Specifications**

Power Supply DC Characterisitcs,  $(T_A = -40 \text{ to } 85^{\circ}\text{C})$ 

| Symbol            | Parameter             | Condition                    | Min   | Тур | Max   | Units |
|-------------------|-----------------------|------------------------------|-------|-----|-------|-------|
| $V_{\mathrm{DD}}$ | Core Supply Voltage   |                              | 3.135 | 3.3 | 3.465 | V     |
| $V_{DDA}$         | Analog Supply Voltage |                              | 3.135 | 3.3 | 3.465 | V     |
| V <sub>DDO</sub>  | Output Supply Voltage |                              | 3.135 | 3.3 | 3.465 | V     |
| I <sub>GND</sub>  | Power Supply Current  |                              |       |     | 130   | mA    |
| $I_{DDA}$         | Analog Supply Current | Included in I <sub>GND</sub> |       |     | 30    | mA    |

### **Power Supply DC Characterisitcs,** $(T_A = -40 \text{ to } 85^{\circ}\text{C})$

| Symbol             | Parameter             | Condition                    | Min   | Тур | Max   | Units |
|--------------------|-----------------------|------------------------------|-------|-----|-------|-------|
| $V_{\mathrm{DD}}$  | Core Supply Voltage   |                              | 2.375 | 2.5 | 2.625 | V     |
| $V_{\mathrm{DDA}}$ | Analog Supply Voltage |                              | 2.375 | 2.5 | 2.625 | V     |
| $V_{\mathrm{DDO}}$ | Output Supply Voltage |                              | 2.375 | 2.5 | 2.625 | V     |
| I <sub>GND</sub>   | Power Supply Current  |                              |       |     | 125   | mA    |
| $I_{DDA}$          | Analog Supply Current | Included in I <sub>GND</sub> |       |     | 30    | mA    |

### LVCMOS/LVTTL DC Characterisitcs, $(T_A = -40 \text{ to } 85^{\circ}\text{C})$

| Symbol                   | Parameter               | Condition                                                       | Min  | Тур | Max                   | Units |
|--------------------------|-------------------------|-----------------------------------------------------------------|------|-----|-----------------------|-------|
| 3.7                      | Input High Voltage      | $V_{_{\rm DD}}=3.3{\rm V}\pm5\%$                                | 2    |     | V <sub>DD</sub> + 0.3 | V     |
| $V_{\mathrm{IH}}$        | Input High Voltage      | $V_{_{\mathrm{DD}}} = 2.5\mathrm{V} \pm 5\%$                    | 1.7  |     | $V_{DD} + 0.3$        | V     |
| 3.7                      | Input I ou Voltage      | $V_{_{\mathrm{DD}}} = 3.3\mathrm{V} \pm 5\%$                    | -0.3 |     | 0.8                   | V     |
| $V_{\rm IL}$             | Input Low Voltage       | $V_{_{\mathrm{DD}}} = 2.5\mathrm{V} \pm 5\%$                    | -0.3 |     | 0.7                   | V     |
| $I_{IH}$                 | Input High Current      | Ref_IN, M_reset, PLL_Bypass, IN_SEL, $V_{DD} = V_{IN} = 3.465V$ |      |     | 150                   | μΑ    |
| $I_{IL}$                 | Input Low Current       | Ref_IN, M_reset, PLL_Bypass, IN_SEL, $V_{DD} = V_{IN} = 0V$     | -5   |     |                       | μΑ    |
| C <sub>IN</sub>          | Input Capacitance       |                                                                 |      | 4   |                       | pF    |
| R <sub>PULL</sub> - DOWN | Input Pulldown Resistor |                                                                 |      | 51  |                       | kΩ    |



| LVPECL DC Characterisitcs, | $(V_{DD} =$ | $V_{\rm DDO} = 3.3 V$ | $7 \pm 5\%$ , $T_A = -40$ | to 85°C) |
|----------------------------|-------------|-----------------------|---------------------------|----------|
|----------------------------|-------------|-----------------------|---------------------------|----------|

| Symbol                                             | Parameter               | Condition                   | Min | Typ | Max | Units |
|----------------------------------------------------|-------------------------|-----------------------------|-----|-----|-----|-------|
| V <sub>OH</sub> Output High Voltage <sup>(1)</sup> | $V_{DD} = 3.3V$         | 1.9                         |     | 2.4 | *** |       |
|                                                    | Output right voltage    | $V_{_{ m DD}} = 2.5 { m V}$ | 1.1 |     | 1.6 | V     |
| V <sub>OL</sub> Output Low Voltage <sup>(</sup>    | Output I avy Valtage(1) | $V_{DD} = 3.3V$             | 1.2 |     | 1.6 | 17    |
|                                                    | Output Low voltage.     | $V_{DD} = 2.5V$             | 0.4 |     | 0.8 | V     |

Note: 1. LVPECL Termination: Source 150ohm to GND and 100ohm across CLK and CLK#.

### **AC Electrical Characteristics**

LVPECL Termination: Source 150ohm to GND and using 0.01uF ac-coupled to 50ohm to GND

**AC Characterisitcs,**  $(V_{DD} = V_{DDO} = 3.3V \pm 5\%, V_{DD} = V_{DDO} = 2.5V \pm 5\%, T_A = -40 \text{ to } 85^{\circ}\text{C})$ 

| Symbol                          | Parameter                     | Condition                     | Min. | Тур. | Max | Units |
|---------------------------------|-------------------------------|-------------------------------|------|------|-----|-------|
| $f_{OUT}$                       | Output Frequency Range        |                               | 112  | 125  | 136 | MHz   |
| t <sub>sk(o)</sub>              | Output Skew <sup>(1, 2)</sup> |                               |      |      | 70  | ps    |
| RMS Pl                          | RMS Phase Jitter,             | 125MHz,<br>(1.875MHz - 20MHz) |      | 0.14 |     | ps    |
| $t_{ m jit}(\emptyset)$         | (Random) <sup>(3)</sup>       | 125MHz,<br>(12kMHz - 20MHz)   |      | 0.32 |     | ps    |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time         | 20% to 80%                    |      |      | 400 | ps    |
| odc                             | Output Duty Cycle             |                               | 48   |      | 52  | %     |

**Note:** Electrical parameters are quaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

Note1: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

Note2: This parameter is defined in accordance with JEDEC Standard 65.

Note3: Please refer to the Phase Noise Plots.

#### **Phase Noise Plot**





### **LVPECL Test Circuit**



### **Power Supply Filtering Techniques**

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The PI6LC48P0405 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and  $0.1\mu F$  bypass capacitors should be used for each pin. Figure below illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{DDA}$  pin.





## **Recommendations for Unused Input and Output Pins**

#### **Inputs:**

**Crystal Inputs:** 

For applications not requiring the use of the crystal oscillator input, both XTAL\_IN and XTAL\_OUT can be left floating. A  $1k\Omega$  resistor can be tied from XTAL\_IN to ground for additional protection.

Ref\_IN Input:

For applications not requiring the use of the clock, it can be left floating. A  $1k\Omega$  resistor tied from the Ref\_IN to ground can provide additional protection.

LVCMOS Control Pins:

All control pins have internal pulldowns; A  $1k\Omega$  resistor tied from each control pin to ground can provide additional protection.

#### **Outputs:**

LVPECL Outputs:

All unused LVPECL outputs can be left floating.

## **Crystal Input Interface**

The clock generator has been characterized with 18pF parallel resonant crystals. The capacitor values shown in the figure below were determined using a 25MHz, 18pF parallel resonant crystal and were chosen to minimize the ppm error.





#### **LVCMOS** to XTAL Interface

The XTAL\_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in the figure below. The XTAL\_OUT pin can be left floating. The input edge rate can be as slow as 10ns. For LVCMOS signals, it is recommended that the amplitude be reduced from full swing to half swing in order to prevent signal interference with the power rail and to reduce noise. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of the two ways. First, R1 and R2 in parallel should equal the transmission line empedance. For most  $50\Omega$  applications, R1 and R2 can be  $100\Omega$ . This can also be accomplished by removing R1 and making R2  $50\Omega$ . By overdriving the crystal oscillator, the device will be functional, but note, the device performance is quaranteed by using a quartz crystal.



### **Thermal Information**

| Symbol              | Description                            |           |
|---------------------|----------------------------------------|-----------|
| $\Theta_{_{ m JA}}$ | Junction-to-ambient thermal resistance | 84.0 °C/W |
| $\Theta_{ m IC}$    | Junction-to-case thermal resistance    | 13.0 °C/W |



# Packaging Mechanical: 24-Contact TSSOP (L)



12-0374

# **Ordering Information**

| Ordering Code    | Packaging Type | Package Description                        | Operating Temperature |
|------------------|----------------|--------------------------------------------|-----------------------|
| PI6LC48P0405LIE  | L              | Pb-free & Green, 24-pin TSSOP              | Industrial            |
| PI6LC48P0405LIEX | L              | Pb-free & Green, 24-pin TSSOP, Tape & Reel | Industrial            |

#### Notes

- Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- "E" denotes Pb-free and Green
- Adding an "X" at the end of the ordering code denotes tape and reel packaging

Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com