



# INSULATED GATE BIPOLAR TRANSISTOR

$$V_{CES} = 1200V$$

$$I_{C(Nominal)} = 100A$$

$$T_{J(max)} = 175^{\circ}C$$

$$V_{CE(on)} typ = 1.7V @ I_{C} = 100A$$

# 

# G C E Gate Collector Emitter

# **Applications**

- Industrial Motor Drives
- UPS
- HEV Inverter
- Welding

| Features                                             | → Benefits                                              |
|------------------------------------------------------|---------------------------------------------------------|
| Low V <sub>CE(on)</sub> Trench IGBT Technology       | High Efficiency in a Wide Range of Applications         |
| Low Switching Losses                                 | Suitable for a Wide Range of Switching Frequencies      |
| Very Soft Turn-off Characteristics                   | Reduced EMI and Overvoltage in Motor Drive Applications |
| 10μs Short Circuit SOA                               | Durand Transiert Performance for Increased Polichility  |
| Square RBSOA                                         | Rugged Transient Performance for Increased Reliability  |
| Tight Parameter Distribution                         | For all and Comment Objection in Boundled Commention    |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Excellent Current Sharing in Parallel Operation         |
| Integrated Gate Resistor                             | Easier Paralleling with Integrated Gate Resistor        |
| Tj(max) = 175°C                                      | Increased Reliability                                   |

| Page nort number | Dookogo Typo | Standa | rd Pack  | Oudevelle ment mumber |  |
|------------------|--------------|--------|----------|-----------------------|--|
| Base part number | Package Type | Form   | Quantity | Orderable part number |  |
| IRG8CH97K10F     | Die on Film  | Wafer  | 1        | IRG8CH97K10F          |  |

# **Mechanical Parameter**

| Die Size                         | 10.5 x 9.3 mm <sup>2</sup>              |                 |  |  |
|----------------------------------|-----------------------------------------|-----------------|--|--|
| Minimum Street Width             | 95                                      | μm              |  |  |
| Emitter Pad Size                 | See Die Drawing                         | mm <sup>2</sup> |  |  |
| Gate Pad Size                    | 1.0 x 1.6                               |                 |  |  |
| Area Total / Active              | 97.0 / 66.7                             |                 |  |  |
| Thickness                        | 140                                     | μm              |  |  |
| Wafer Size                       | 200                                     | mm              |  |  |
| Notch Position                   | 0                                       | Degrees         |  |  |
| Maximum-Possible Chips per Wafer | 261 pcs.                                |                 |  |  |
| Passivation Front side           | Silicon Nitride, Polyimide              |                 |  |  |
| Front Metal                      | Al, Si (5.6μm)                          |                 |  |  |
| Backside Metal                   | AI, Ti, Ni, Ag                          |                 |  |  |
| Die Bond                         | Electrically conductive epoxy or solder |                 |  |  |
| Reject Ink Dot Size              | 0.25 mm diameter minimum                |                 |  |  |



**Maximum Ratings** 

|                 | Parameter                                       | Max.        | Units |
|-----------------|-------------------------------------------------|-------------|-------|
| $V_{CE}$        | Collector-Emitter Voltage, T <sub>J</sub> =25°C | 1200        | V     |
| I <sub>C</sub>  | DC Collector Current                            | 0           | Α     |
| I <sub>LM</sub> | Clamped Inductive Load Current ②                | 300         | Α     |
| $V_{GE}$        | Gate Emitter Voltage                            | ± 30        | V     |
| $T_J, T_{STG}$  | Operating Junction and Storage Temperature      | -40 to +175 | °C    |

# Static Characteristics (Tested on wafers) @ T<sub>J</sub>=25°C

|                         | Parameter                              | Min. | Тур. | Max. | Units | Conditions                                          |
|-------------------------|----------------------------------------|------|------|------|-------|-----------------------------------------------------|
| $V_{(BR)CES}$           | Collector-to-Emitter Breakdown Voltage | 1200 |      |      |       | V <sub>GE</sub> = 0V, I <sub>C</sub> = 250μA ③      |
| $V_{CE(sat)}$           | Collector-to-Emitter Saturated Voltage |      |      | 2.0  | V     | $V_{GE} = 15V, I_{C} = 100A, T_{J} = 25^{\circ}C$ ④ |
| $V_{GE(th)}$            | Gate-Emitter Threshold Voltage         | 5.0  |      | 6.5  |       | $I_C = 4.0 \text{mA}$ , $V_{GE} = V_{CE}$           |
| I <sub>CES</sub>        | Zero Gate Voltage Collector Current    |      | 1.0  | 30   | μA    | $V_{CE} = 1200V, V_{GE} = 0V$                       |
| I <sub>GES</sub>        | Gate Emitter Leakage Current           |      |      | ±600 | nA    | $V_{CE} = 0V$ , $V_{GE} = \pm 30V$                  |
| R <sub>G INTERNAL</sub> | Internal Gate Resistance               | 1.6  | 2.0  | 2.4  | Ω     |                                                     |

# Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                      | Parameter                              | Min.        | Тур. | Max. | Units | Conditions                                                             |
|----------------------|----------------------------------------|-------------|------|------|-------|------------------------------------------------------------------------|
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |             | 1.7  |      | .,    | V <sub>GE</sub> = 15V, I <sub>C</sub> = 100A , T <sub>J</sub> = 25°C ⑤ |
|                      |                                        |             | 2.1  |      | V     | $V_{GE} = 15V, I_{C} = 100A, T_{J} = 175^{\circ}C$                     |
| SCSOA                | Short Circuit Safe Operating Area      | 10          |      |      |       | $V_{GE} = 15V, V_{CC} = 600V$                                          |
|                      |                                        |             |      |      |       | $V_P \le 1200V, T_J = 150^{\circ}C$                                    |
| RBSOA                | Reverse Bias Safe Operating Area       | FULL SQUARE |      |      |       | $T_J = 175^{\circ}C, I_C = 300A$                                       |
|                      |                                        |             |      |      |       | V <sub>CC</sub> = 960V, Vp ≤1200V                                      |
|                      |                                        |             |      |      |       | $V_{GE}$ = +20V to 0V                                                  |
| C <sub>iss</sub>     | Input Capacitance                      |             | 9900 |      |       | V <sub>GE</sub> = 0V                                                   |
| Coss                 | Output Capacitance                     |             | 400  |      | pF    | V <sub>CE</sub> = 30V                                                  |
| $C_{rss}$            | Reverse Transfer Capacitance           |             | 300  |      |       | f = 1.0MHz                                                             |
| $Q_g$                | Total Gate Charge (turn-on)            | _           | 600  | _    |       | I <sub>C</sub> = 100A ⑤                                                |
| $Q_{ge}$             | Gate-to-Emitter Charge (turn-on)       | _           | 40   | _    | nC    | V <sub>GE</sub> = 15V                                                  |
| $Q_{gc}$             | Gate-to-Collector Charge (turn-on)     | _           | 400  | _    | 1     | V <sub>CC</sub> = 600V                                                 |

# Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

|                    | •                   |      |      |      |       |                                    |
|--------------------|---------------------|------|------|------|-------|------------------------------------|
|                    | Parameter           | Min. | Тур. | Max. | Units | Conditions ®                       |
| $t_{d(on)}$        | Turn-On delay time  | _    | 100  | _    |       | $I_C = 100A, V_{CC} = 600V$        |
| t <sub>r</sub>     | Rise time           | _    | 20   | _    |       | $R_G = 1.0\Omega$ , $V_{GE} = 15V$ |
| $t_{d(off)}$       | Turn-Off delay time | _    | 230  | _    |       | T <sub>J</sub> = 25°C              |
| t <sub>f</sub>     | Fall time           | _    | 130  | _    | no    |                                    |
| t <sub>d(on)</sub> | Turn-On delay time  | _    | 100  | _    | ns    | $I_C = 100A, V_{CC} = 600V$        |
| t <sub>r</sub>     | Rise time           | _    | 25   | _    |       | $R_G = 1.0\Omega$ , $V_{GE} = 15V$ |
| $t_{d(off)}$       | Turn-Off delay time |      | 300  | _    |       | T <sub>J</sub> = 150°C             |
| t <sub>f</sub>     | Fall time           | _    | 260  | _    |       |                                    |

## Notes:

- $\odot$  The current in the application is limited by  $T_{JMax}$  and the thermal properties of the assembly.
- ②  $V_{CC} = 80\% (V_{CES}), V_{GE} = 20V.$
- Actual test limits take into account additional losses in the measurement setup.
- ⑤ Pulse width  $\leq 400 \mu s$ ; duty cycle  $\leq 2\%$ .
- © Values influenced by parasitic L and C in measurement.



# Die Drawing



# NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MICRO-METER
- 2. CONTROLLING DIMENSION: MICRO-METER
- 3. DIE WIDTH AND LENGTH TOLERANCE: -50µm
- 4. DIE THICKNESS = 140 MICRO-METER

www.irf.com



# **Additional Testing and Screening**

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

# Shipping

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

# Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

# Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the
  assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

### **Further Information**

For further information please contact your local IR Sales office.

# **Revision History**

| Date       | Comments                                                                                                                                                                             |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 09/26/2014 | <ul> <li>Updated Front Metal from "Al, Si(4um)" to "Al, Si (5.6um)" on page 1.</li> <li>Updated Die drawing and removed reference part number from Die drawing on page 3.</li> </ul> |  |  |  |
| 06/03/2015 | Updated IFX logo on page 1 & 4.                                                                                                                                                      |  |  |  |



IR WORLD HEADQUARTERS: 101 N. Sepulveda Blvd., El Segundo, California 90245, USA To contact International Rectifier, please visit http://www.irf.com/whoto-call/