

## **EiceDRIVER™**

### 1EDN751x/1EDN851x







### **Features**

### Fast, Precise, Strong and Compatible

- 5 ns slew rate to support high speed Superjunction MOSFET (like CoolMos™ C7) or GaN devices
- 19 ns propagation delay precision for fast MOSFET and GaN switching
- 8 A sink and 4 A source driver capability enables fast switching for very high efficiency applications and powers low ohmic MOSFET
- Industry standard packages and pinout ease system-design upgrades

### The New Reference in Ruggedness

- 4.2 V and 8 V UVLO (Under Voltage Lock Out) options ensure instant MOSFET protection under abnormal conditions
- -10 V input voltage capability delivers robustness and crucial safety margin when device is driven from pulse-transformers
- 5 A reverse current robustness eliminates the need for output protection circuitry

## **Applications**

- Server SMPS (Switch Mode Power Supplies)
- TeleCom SMPS
- DC-to-DC Converter
- Bricks
- Power Tools
- Industrial SMPS
- Motor Control

### **Example Topologies**

- · Synchronous Rectification
- Power Factor Correction PFC (DCM, CCM)
- LLC, ZVS in combination with pulse transformer for isolation

## **Description**

The 1EDN7x/1EDN8x is an advanced single-channel driver. It is suited to drive logic and normal level MOSFETs and supports OptiMOS<sup>™</sup>, CoolMOS<sup>™</sup>, Standard Level MOSFETs, Superjunction MOSFETs, as well as IGBTs and GaN Power devices.

# infineon

### **Description**

The control and enable inputs are LV-TTL compatible (CMOS 3.3 V) with an input voltage range from -5 V to +20 V. -10 V input pin robustness protects the driver against latch-up or electrical overstress which can be induced by parasitic ground inductances. This greatly enhances system stability.

4.2 V and 8 V UVLO (Under Voltage Lock Out) options ensure instant MOSFET and GaN protection under abnormal conditions. Under such circumstances, this UVLO mechanism provides crucial independence from whether and when other supervisors circuitries detect abnormal conditions.

The output is able to sink 8 A and source 4 A currents utilizing a true rail-to-rail stage. This ensures very low on-resistance of  $0.85~\Omega$  up to the positive and  $0.35~\Omega$  down to the negative rail respectively. Industry-leading reverse current robustness eliminates the need for Schottky diodes at the outputs and reduces the bill-of-material.

The pinout of the 1EDN family is compatible with the industry standard. Three package variants, SOT23 6-pin, 5-pin and WSON 6-pin, allow optimization of PCB board space usage and thermal characteristics.



Figure 1 Typical application



### **Table of Contents**

## **Table of Contents**

| 6  |
|----|
|    |
|    |
|    |
|    |
|    |
|    |
| 27 |
|    |

#### **Product Versions**



### 1 Product Versions

The 1EDN751x/1EDN851x is available in 2 different Undervoltage Lockout and 3 package versions.

Table 1 Product Versions

| Package                      | Type. UVLO | Part Number | IC Topside<br>Marking Code |
|------------------------------|------------|-------------|----------------------------|
| PG-SOT23-6-2                 |            |             |                            |
|                              | 4.2 V      | 1EDN7511B   | 71                         |
| IEDN EiceDRIVERT             | 8 V        | 1EDN8511B   | 81                         |
| PG-SOT23-5-1                 |            |             |                            |
| IEDN EiceDRIVERM SOT-23 Spin | 4.2 V      | 1EDN7512B   | 72                         |
| PG-WSON-6-1                  |            |             |                            |
| Infineon WSON Goin           | 4.2 V      | 1EDN7512G   | 1N7512<br>AG_XXX<br>HYYWW  |

## 1.1 Undervoltage Lockout Versions

The 2 Undervoltage Lockout versions are indicated by the variable x in the product version 1EDNz:

- z=7: lower voltage for logic level MOSFETs (typ. 4.2 V)
- z=8: higher voltage for standard and superjunction MOSFETs (typ. 8.0 V)

Please refer to the functional description section for more details in **Chapter 4.5** 

# infineon

### **Product Versions**

### 1.2 Package Versions

Following versions regarding UVLO and output configuration are available.

- a standard SOT-23; 6 pin (1EDN7511B and 1EDN8511B)
- a standard SOT-23; 5 pin (1EDN7512B)
- a leadless WSON-6; 6 pin (1EDN7512G)



### **Pin Configuration and Description**

## 2 Pin Configuration and Description

The pin configuration for the PG-SOT23-6-2 package is shown in **Figure 2**. Pin description is given below in **Table 2**. For functional details, please read **Chapter 4**.



Figure 2 Pin Configuration PG-SOT23-6-2 (top side view)

Table 2 Pin Configuration

|         | <b>.</b>                                                                   |
|---------|----------------------------------------------------------------------------|
| Symbol  | Description                                                                |
| IN+     | Non-inverting Input Logic Input; if IN+ is low or left open causes OUT low |
| IN-     | Inverting Input                                                            |
| GND     | Logic Input; if IN- is high or left open, causes OUT low  Ground           |
| VDD     | Positive Supply Voltage Operating range 4.5 V to 20 V                      |
| OUT_SNK | Driver Output Sink<br>Low-impedance output with sink capability            |
| OUT_SRC | Driver Output Source Low-impedance output with source capability           |

Note: The pin configuration in the PG-SOT23-6-2 features separated source and sink outputs.



### **Pin Configuration and Description**

The pin configuration for the PG-SOT23-5-1 package is shown in **Figure 3**. Pin description is given below in **Table 3**. For functional details, please read **Chapter 4**.



Figure 3 Pin Configuration PG-SOT23-5-1 (top side view)

Table 3 Pin Configuration

| Symbol | Description                                                                |
|--------|----------------------------------------------------------------------------|
| IN+    | Non-inverting Input Logic Input; if IN+ is low or left open causes OUT low |
| IN-    | Inverting Input Logic Input; if IN- is high or left open, causes OUT low   |
| GND    | Ground                                                                     |
| VDD    | Positive Supply Voltage Operating range 4.5 V to 20 V                      |
| OUT    | Driver Output Low-impedance output and sink capability                     |

Note: Package PG-SOT23-5-1 features a shorted source sink output.



### **Pin Configuration and Description**

The pin configuration for the PG-WSON-6-1 package is shown in **Figure 4**. Pin description is given below in **Table 4**. For functional details, please read **Chapter 4**.



Figure 4 Pin Configuration PG-WSON-6-1 (top side view)

 Table 4
 Pin Configuration

| Symbol | Description                                                                |
|--------|----------------------------------------------------------------------------|
| IN+    | Non-inverting Input Logic Input; if IN+ is low or left open causes OUT low |
| IN-    | Inverting Input Logic Input; if IN- is high or left open, causes OUT low   |
| GND    | Ground                                                                     |
| VDD    | Positive Supply Voltage Operating range 4.5 V to 20 V                      |
| OUT    | Driver Output Low-impedance output with source and sink capability         |

### Note:

- 1. Package PG-WSON-6-1 has a combined source sink output.
- 2. Exposed pad of PG-WSON-6-1 package has to be connected to GND pin.





## 3 Block Diagram

A simplified functional block diagram for the PG-SOT23-6-2 is given in **Figure 5**. This version has separated source and sink outputs.



Figure 5 Block Diagram 1EDN7511B and 1EDN8511B

A simplified functional block diagram for PG-WSON-6-1 is depicted in **Figure 6**. This version has one common output.



Figure 6 Block Diagram 1EDN7512B 1EDN7512G

### **Functional Description**



### 4 Functional Description

### 4.1 Introduction

The 1EDN751x/1EDN851x is a fast single-channel driver for low-side switches. Rail-to-rail output stages with very low output impedance and high current capability are chosen to ensure highest flexibility and cover a high variety of applications.

The focus on robustness at the input and output side gives this device an additional safety margin in critical abnormal situations. An extended negative voltage range protects input pins against ground shifts. No current flows over the ESD structure in the IC during a negative input level. Output is robust against reverse current. The interaction with the power MOSFET, even reverse reflected power will be handled by the strong internal output stage.

Inputs are compatible with LV-TTL signal levels. The threshold voltages with a typical hysteresis of 1.1 V are kept constant over the supply voltage range.

Since the 1EDN751x/1EDN851x aims particularly at fast-switching applications, signal delays and rise/fall times have been minimized to support low switching losses in the MOSFET.

### 4.2 Supply Voltage

The maximum supply voltage is 20 V. This high voltage can be valuable in order to exploit the full current capability of 1EDN751x/1EDN851x when driving very large MOSFETs. The minimum operating supply voltage is set by the undervoltage lockout function to a typical default value of 4.2 V or of 8 V. This lockout function protects power MOSFETs from running into linear mode with subsequent high power dissipation.

### 4.3 **Driver Inputs**

The non-inverting input is internally pulled down to a logic low voltage. The inverting input is internally pulled up to a logic high voltage. This prevents a switch-on event during power-up and a not-driven input condition.

All inputs are compatible with LV-TTL levels and provide a hysteresis of typically 1.1 V. This hysteresis is independent of the supply voltage.

All input pins have a negative extended voltage range. This prevents cross-current over signal wires during GND shifts between signal source (controller) and driver input.

### 4.4 Driver Outputs

The rail-to-rail output stage realized with complementary MOS transistors is able to provide a typical 4 A of sourcing and 8 A sinking current. This asymmetrical push-pull stage enables a perfect "brake before make" (turn off ist faster than turn on) condition, which is needed in half-bridge power MOSFET stages.

This driver output stage has a shoot-through protection and current limiting behavior.

The output impedance is very low with a typical value below  $0.85\,\Omega$  for the sourcing p-channel MOS and  $0.35\,\Omega$  for the sinking n-channel MOS transistor. The use of a p-channel sourcing transistor is crucial for achieving true rail-to-rail behavior and avoiding a source follower's voltage drop.

The gate drive output is held low actively in case of floating inputs or during startup or power down once UVLO is not exceeded. Under any situation, startup, UVLO or shutdown, the output is held under defined conditions.

# infineon

### **Functional Description**

### 4.5 Undervoltage Lockout (UVLO)

The Undervoltage Lockout function ensures that the output can be switched to its high level only if the supply voltage exceeds the UVLO threshold voltage. Thus it can be guaranteed, that the switch transistor is not switched on if the driving voltage is too low to completely switch it on, thereby avoiding excessive power dissipation.

The UVLO level is set to a typical value of  $4.2\,\mathrm{V}/8\,\mathrm{V}$  (with hysteresis). UVLO of  $4.2\,\mathrm{V}$  is normally used for logic level based MOSFETs. For higher level, like standard and high voltage superjunction MOSFETS, an UVLO voltage of typically  $8\,\mathrm{V}$  is available.

# **(infineon**

### **Characteristics**

### **5** Characteristics

The absolute maximum ratings are listed in **Table 5**. Stresses beyond these values may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### 5.1 Absolute Maximum Ratings

Table 5 Absolute Maximum Ratings

| Parameter                                         | Symbol Values                                |      |      | Unit                  | <b>Note or Test Condition</b> |                                         |
|---------------------------------------------------|----------------------------------------------|------|------|-----------------------|-------------------------------|-----------------------------------------|
|                                                   |                                              | Min. | Тур. | Max.                  |                               |                                         |
| Positive supply voltage                           | $V_{\rm VDD}$                                | -0.3 |      | 22                    | V                             |                                         |
| Voltage at pins IN+, IN-                          | $V_{\rm IN}$                                 | -10  |      | 22                    | V                             |                                         |
| Voltage at pins OUT, OUT_SRC,                     | V <sub>OUT</sub>                             | -0.3 |      | V <sub>VDD</sub> +0.3 | V                             | Note <sup>1)</sup>                      |
| OUT_SNK                                           |                                              | -2   |      | V <sub>VDD</sub> +0.3 | V                             | Repetitive pulse < 200ns <sup>2)</sup>  |
| Reverse current peak at pins OUT, OUT_SRC/OUT_SNK | I <sub>SNK_rev</sub><br>I <sub>SRC_rev</sub> |      |      | -5<br>5               | A <sub>pk</sub>               | < 500 ns                                |
| Junction temperature                              | $T_{J}$                                      | -40  |      | 150                   | °C                            |                                         |
| Storage temperature                               | $T_{S}$                                      | -55  |      | 150                   | °C                            |                                         |
| ESD capability                                    | V <sub>ESD</sub>                             |      |      | 1.5                   | kV                            | Charged Device Mode (CDM) 3)            |
| ESD capability                                    | V <sub>ESD</sub>                             |      |      | 2.5                   | kV                            | Human Body Model<br>(HBM) <sup>4)</sup> |

<sup>1)</sup> Voltage spikes resulting from reverse current peaks are allowed.

### **5.2** Thermal Characteristics

**Table 6** Thermal Characteristics

| Parameter                                                    | Symbol                 | ymbol Values |      |      | Unit | <b>Note or Test Condition</b> |
|--------------------------------------------------------------|------------------------|--------------|------|------|------|-------------------------------|
|                                                              |                        | Min.         | Тур. | Max. |      |                               |
| PG-SOT23-6-2, T <sub>amb</sub> =25°C                         | <u> </u>               | ,            | 1    | -    |      |                               |
| Thermal resistance junctionambient 1)                        | R <sub>thJA25</sub>    |              | 170  |      | K/W  |                               |
| Thermal resistance junction-case (top) <sup>2)</sup>         | R <sub>thJC25</sub>    |              | 81   |      | K/W  |                               |
| Thermal resistance junction-board <sup>3)</sup>              | R <sub>thJB25</sub>    |              | 52   |      | K/W  |                               |
| Characterization parameter junction-case (top) <sup>4)</sup> | $\Psi_{\text{thJC25}}$ |              | 14   |      | K/W  |                               |

<sup>2)</sup> Values are verified by characterization on bench.

<sup>3)</sup> According to JESD22-C101

<sup>4)</sup> According to JESD22-A114

# infineon

#### **Characteristics**

### **Table 6** Thermal Characteristics (continued)

| Parameter                                                        | Symbol                 | Values |      |          | Unit  | Note or Test Condition |
|------------------------------------------------------------------|------------------------|--------|------|----------|-------|------------------------|
|                                                                  |                        | Min.   | Тур. | Max.     |       |                        |
| Characterization parameter junction-board 5)                     | $\Psi_{\text{thJB25}}$ |        | 51   |          | K/W   |                        |
| PG-SOT23-5-1, T <sub>amb</sub> =25°C                             |                        |        |      |          |       |                        |
| Thermal resistance junctionambient 1)                            | R <sub>thJA25</sub>    |        | 180  |          | K/W   |                        |
| Thermal resistance junction-case (top) <sup>2)</sup>             | R <sub>thJC25</sub>    |        | 76   |          | K/W   |                        |
| Thermal resistance junction-board <sup>3)</sup>                  | R <sub>thJB25</sub>    |        | 60   |          | K/W   |                        |
| Thermal resistance junction-<br>bottom (heat sink) <sup>6)</sup> | R <sub>thJB25</sub>    |        | 16   |          | K/W   |                        |
| Characterization parameter junction-case (top) 4)                | $\Psi_{\text{thJB25}}$ |        | 14   |          | K/W   |                        |
| Characterization parameter junction-board <sup>5)</sup>          | $\Psi_{\text{thJB25}}$ |        | 52   |          | K/W   |                        |
| PG-WSON-6-1, T <sub>amb</sub> =25°C                              | 1                      | ,      |      | <u>'</u> | ,     | <u>'</u>               |
| Thermal resistance junctionambient 1)                            | R <sub>thJA25</sub>    |        | 63   |          | K/W   |                        |
| Thermal resistance junction-case (top) <sup>2)</sup>             | R <sub>thJP25</sub>    |        | 83   |          | K/W   |                        |
| Thermal resistance junction-board <sup>3)</sup>                  | R <sub>thJB25</sub>    |        | 16   |          | K/W   |                        |
| Thermal resistance junction-<br>bottom (heat sink) <sup>6)</sup> | R <sub>thJB25</sub>    |        | 16   |          | K/W   |                        |
| Characterization parameter junction-top <sup>4)</sup>            | $\Psi_{\text{thJC25}}$ |        | 9    |          | K/W   |                        |
| Characterization parameter junction-board 5)                     | $\Psi_{\text{thJB25}}$ |        | 15   |          | K/W   |                        |
| •                                                                | thJB25                 |        | 15   |          | 14,00 |                        |

- 1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- 2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- 3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- 4) The characterization parameter junction-top, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining Rth, using a procedure described in JESD51-2a (sections 6 and 7).
- 5) The characterization parameter junction-board, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining Rth, using a procedure described in JESD51-2a (sections 6 and 7).
- 6) The junction-to-bottom thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

#### **Characteristics**

### **5.3** Operating Range

**Table 7** Operating Range

| Parameter            | Symbol       | Values |      |      | Unit | Note or Test Condition |
|----------------------|--------------|--------|------|------|------|------------------------|
|                      |              | Min.   | Тур. | Max. |      |                        |
| Supply voltage       | $V_{ m VDD}$ | 4.5    |      | 20   | V    | Min defined by UVLO    |
| Logic input voltage  | $V_{IN}$     | -5     |      | 20   | V    |                        |
| Junction temperature | $T_{J}$      | -40    |      | 150  | °C   | 1)                     |

<sup>1)</sup> Continuous operation above 125 °C may reduce life time.

### **5.4** Electrical Characteristics

Unless otherwise noted, min./max. values of characteristics are the lower and upper limits respectively. They are valid within the full operating range. The supply voltage is  $V_{VDD}$ = 12 V. Typical values are given at  $T_J$ =25°C.

Table 8 Power Supply

| Parameter             | Symbol              | Values |      |      | Unit | Note or Test Condition       |
|-----------------------|---------------------|--------|------|------|------|------------------------------|
|                       |                     | Min.   | Тур. | Max. |      |                              |
| VDD quiescent current | I <sub>VDDqu1</sub> |        | 0.4  |      | mA   | OUT = high, $V_{VDD}$ = 12 V |
| VDD quiescent current | I <sub>VDDqu2</sub> |        | 0.37 |      | mA   | OUT = low, $V_{VDD}$ = 12 V  |

Table 9 Undervoltage Lockout for Logic Level MOSFET

| Parameter                                      | Symbol              |      | Values |      |   | Note or Test Condition |
|------------------------------------------------|---------------------|------|--------|------|---|------------------------|
|                                                |                     | Min. | Тур.   | Max. |   |                        |
| Undervoltage Lockout (UVLO) turn on threshold  | UVLO <sub>on</sub>  | 3.9  | 4.2    | 4.5  | V |                        |
| Undervoltage Lockout (UVLO) turn off threshold | UVLO <sub>off</sub> | 3.6  | 3.9    | 4.2  | V |                        |
| UVLO threshold hysteresis                      | UVLO <sub>hys</sub> |      | 0.3    |      | V |                        |

Table 10 Undervoltage Lockout for Standard and Superjunction MOSFET Version

| Parameter                                      | Symbol Values       |      |      |      | Unit | <b>Note or Test Condition</b> |
|------------------------------------------------|---------------------|------|------|------|------|-------------------------------|
|                                                |                     | Min. | Тур. | Max. |      |                               |
| Undervoltage Lockout (UVLO) turn on threshold  | UVLO <sub>on</sub>  | 7.4  | 8.0  | 8.6  | V    |                               |
| Undervoltage Lockout (UVLO) turn off threshold | UVLO <sub>off</sub> | 6.5  | 7.0  | 7.5  | V    |                               |
| UVLO threshold hysteresis                      | UVLO <sub>hys</sub> | _    | 1.0  | _    | V    |                               |

# infineon

### **Characteristics**

Table 11 Logic Inputs IN+, IN-

| Parameter                                 | Symbol            |      | Value | S    | Unit | Note or Test Condition |
|-------------------------------------------|-------------------|------|-------|------|------|------------------------|
|                                           |                   | Min. | Тур.  | Max. |      |                        |
| Input voltage threshold for transition LH | V <sub>INH</sub>  | 1.9  | 2.1   | 2.3  | V    |                        |
| Input voltage threshold for transition HL | V <sub>INL</sub>  | 0.8  | 1.0   | 1.2  | V    |                        |
| Input pull up resistor <sup>1)</sup>      | R <sub>IN H</sub> |      | 400   |      | kΩ   |                        |
| Input pull down resistor <sup>2)</sup>    | R <sub>IN L</sub> |      | 100   |      | kΩ   |                        |

<sup>1)</sup> Inputs with initial high logic level

**Table 12 Static Output Caracteristics** 

| Parameter                                  | Symbol                | Values |      |      | Unit | Note or Test Condition   |
|--------------------------------------------|-----------------------|--------|------|------|------|--------------------------|
|                                            |                       | Min.   | Тур. | Max. |      |                          |
| High Level (Sourcing) Output<br>Resistance | $R_{\text{on\_SRC}}$  | 0.42   | 0.85 | 1.46 | Ω    | I <sub>SRC</sub> = 50 mA |
| High Level (Sourcing) Output<br>Current    | I <sub>SRC_peak</sub> |        | 4.0  | 1)   | Α    |                          |
| Low Level (Sinking) Output<br>Resistance   | R <sub>on_SNK</sub>   | 0.18   | 0.35 | 0.64 | Ω    | I <sub>SNK</sub> = 50 mA |
| Low Level (Sinking) Output<br>Current      | I <sub>SNK_Peak</sub> |        | -8.0 | 2)   | А    |                          |

<sup>1)</sup> Active limited by design at approx. 5.2 A<sub>pk</sub>, parameter is not subject to production test - verified by design / characterization, max. power dissipation must be observed

Table 13 Dynamic Characteristics (see Figure 7, Figure 8, Figure 9)

| Parameter                                           | Symbol            | Values |      |                  | Unit | <b>Note or Test Condition</b>                       |
|-----------------------------------------------------|-------------------|--------|------|------------------|------|-----------------------------------------------------|
|                                                     |                   | Min.   | Тур. | Max.             |      |                                                     |
| Input to output propagation delay                   | $T_{PDON}$        | 15     | 19   | 25               | ns   | $C_{LOAD}$ = 1.8 nF, $V_{VDD}$ = 12 V               |
| Input to output propagation delay                   | $T_{PDOFF}$       | 15     | 19   | 25               | ns   | $C_{LOAD} = 1.8 \text{ nF}, V_{VDD} = 12 \text{ V}$ |
| Rise Time                                           | $T_{RISE}$        | _      | 6.5  | 11 <sup>1)</sup> | ns   | $C_{LOAD}$ = 1.8 nF, $V_{VDD}$ = 12 V               |
| Fall Time                                           | T <sub>FAll</sub> | _      | 4.5  | 9 <sup>1)</sup>  | ns   | $C_{LOAD}$ = 1.8 nF, $V_{VDD}$ = 12 V               |
| Minimum input pulse width that changes output state | $T_{PW}$          | _      | 6    | 10               | ns   | $C_{LOAD}$ = 1.8 nF, $V_{VDD}$ = 12 V               |

<sup>1)</sup> Parameter verified by design, not 100% tested in production.

<sup>2)</sup> Inputs with initial low logic level

<sup>2)</sup> Active limited by design at approx. -10.4 A<sub>pk</sub>, parameter is not subject to production test - verified by design / characterization, max. power dissipation must be observed



**Timing Diagrams** 

## 6 Timing Diagrams

Figure 7 shows the definition of rise, fall and delay times for the inputs. This is also valid for the inverted control.



Figure 7 Propagation Delay, Rise and Fall Time, Non-inverted

Figure 8 illustrates the undervoltage lockout function.



Figure 8 UVLO Behaviour, Input INx Drives OUT Normally High.

Figure 9 illustrates the minimum input pulse width that changes output state.



Figure 9 TPW, minimum input pulse width that changes output state.

## Typical Characteristics





Figure 10 Undervoltage Lockout 1EDN7x (4.2 V)



Figure 11 Undervoltage Lockout 1EDN8x (8 V)





Figure 12 Input (INx) Characteristic



Figure 13 Propagation Delay (INx) on Different Input Logic Levels (See Figure 7)



Figure 14 Rise / Fall Times with Load on Output



Figure 15 Power Consumption Related to Temperature, Voltage Supply and Frequency



Figure 16 Output OUTx with reverse current and resulting power dissipation

**Outline Dimensions** 



Figure 17 PG-SOT23-6-2 Outline Dimensions



Figure 18 PG-SOT23-6-2 Footprint Dimensions



Figure 19 PG-SOT23-6-2 Packaging Dimensions



Figure 20 PG-SOT23-5-1 Outline Dimensions



Figure 21 PG-SOT23-5-1 Footprint Dimensions



Figure 22 PG-SOT23-5-1 Packaging Dimensions



Figure 23 PG-WSON-6-1 Outline Dimensions



Figure 24 PG-WSON-6-1 Footprint Dimensions

### **Outline Dimensions**



Figure 25 PG-WSON-6-1 Packaging Dimensions

#### **Notes**

- 1. You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": <a href="http://www.infineon.com/cms/en/product/technology/packages/">http://www.infineon.com/cms/en/product/technology/packages/</a>.
- 2. Pin description and orientation is located in **Chapter 2**.

# infineon

### **Revision History**

## 9 Revision History

| Page/ Item    | Subjects (major changes since previous revision)                            | Responsible          |  |  |
|---------------|-----------------------------------------------------------------------------|----------------------|--|--|
| Rev. 2.2, 201 | Vincent Zhang                                                               |                      |  |  |
| 26            | Updated package diagram                                                     |                      |  |  |
| Rev. 2.1, 201 | 7-10-02                                                                     | <b>Tobias Gerber</b> |  |  |
|               | Updated from version 1.0                                                    |                      |  |  |
| 15            | Symbols correction Ron_SRC, Ron_SNK, ISRC_peak, ISNK_Peak : <b>Table 12</b> |                      |  |  |
| 15            | Adding max. and min. values of Ron_SRC, Ron_SNK: Table 12                   |                      |  |  |
| 16            | Insert pulse timing diagram: Figure 9                                       |                      |  |  |
| 23            | Restructured dimensional tolerances in drawing: Figure 20                   |                      |  |  |

### Trademarks

Edition 2018-04-20 Published by Infineon Technologies AG 81726 Munich, Germany

© 2018 Infineon Technologies AG. All Rights Reserved.

Do you have a question about any aspect of this document?

Email: erratum@infineon.com

Document reference

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.