# TLE7189F

3-Phase Bridge Driver IC

**Automotive Power** 





#### **Table of Contents**

## **Table of Contents**

|                            | Table of Contents                                                                                                       | . 2        |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------|------------|
| I                          | Overview                                                                                                                | . 3        |
| 2                          | Block Diagram                                                                                                           | . 4        |
| <b>3</b><br>3.1<br>3.2     | Pin Configuration         Pin Assignment TLE7189F         Pin Definitions and Functions                                 | . 5        |
| 1<br>1.1<br>1.2<br>1.3     | General Product Characteristics Absolute Maximum Ratings Functional Range Default State of Inputs                       | . 8<br>. 9 |
| 5<br>5.1<br>5.1.1<br>5.1.2 | Description and Electrical Characteristics  MOSFET Driver  Output Stages  Operation at Vs<12V - Integrated Charge Pumps | 12<br>12   |
| 5.1.3<br>5.1.4<br>5.2      | Sleep Mode                                                                                                              | 13<br>14   |
| 5.2.1<br>5.2.2<br>5.2.3    | Short Circuit Protection                                                                                                | 17<br>17   |
| 5.2.4<br>5.2.5             | Under Voltage Shut Down Over Voltage Shut Down Over Temperature Warning                                                 | 18<br>18   |
| 5.2.6<br>5.2.7<br>5.2.8    | VCC Check ERR Pins Electrical Characteristics                                                                           | 18<br>19   |
| 5.3<br>5.3.1               | Shunt Signal Conditioning Electrical Characteristics                                                                    | 23         |
| <b>5</b><br>6.1            | Application Description                                                                                                 | 26         |
| 7                          | Package Outlines                                                                                                        | 27         |
| 3                          | Revision History                                                                                                        | 28         |



#### 3-Phase Bridge Driver IC

**TLE7189F** 





#### Overview

#### **Features**

- Compatible to very low ohmic normal level input N-channel
- PWM frequency up to 30kHz
- Fulfils specification down to 5.5V supply voltage
- Short circuit protection with adjustable detection level
- Three integrated current sense amplifiers
- 0 to 100% duty cycle
- Low EMC sensitivity and emission
- Control inputs with TTL characteristics
- Separate input for each MOSFET
- Separate source connection for each MOSFET
- Integrated minimum dead time
- Shoot through protection
- Disable function and sleep mode
- Detailed diagnosis
- Over temperature warning
- VQFN-48 package with exposed pad for excellent cooling
- Green Product (RoHS compliant)
- AEC (Automotive Electronics Council) qualified
- SIL3 supporting features:
- VCC check: Over- and under voltage check of 5V µC supply
- Test functions for short circuit detection and VCC check
- High voltage rated inputs

#### Description

**MOSFETs** 



PG-VQFN-48

The TLE7189F is a driver IC dedicated to control the 6 to 12 external MOSFETs forming the converter for high current 3 phase motor drives in the automotive sector. It incorporates features like short circuit detection, diagnosis and high output performance and combines it with typical automotive specific requirements like full functionality even at low battery voltages. Its 3 high side and 3 low side output stages are powerful enough to drive MOSFETs with 400nC gate charge with approx. 150ns fall and rise times.

| Туре     | Package    | Marking  |
|----------|------------|----------|
| TLE7189F | PG-VQFN-48 | TLE7189F |



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment TLE7189F



Figure 2 Pin Configuration



**Pin Configuration** 

## 3.2 Pin Definitions and Functions

| Pin | Symbol | Function                                                                           |
|-----|--------|------------------------------------------------------------------------------------|
| 1   | SL3    | Connection to source low side switch 3                                             |
| 2   | VS_OA  | Voltage supply I-DC Link OpAmps and voltage reference buffer / input for VCC check |
| 3   | VO1    | Output of OpAmp 1 for shunt signal amplification                                   |
| 4   | ISN1   | - Input of OpAmp 1 for shunt signal amplification                                  |
| 5   | ISP1   | + Input of OpAmp 1 for shunt signal amplification                                  |
| 6   | VRI    | Input of bias reference amplifier                                                  |
| 7   | VRO    | Output of bias reference amplifier                                                 |
| 8   | VO2    | Output of OpAmp 2 for shunt signal amplification                                   |
| 9   | ISN2   | - Input of OpAmp 2 for shunt signal amplification                                  |
| 10  | ISP2   | + Input of OpAmp 2 for shunt signal amplification                                  |
| 11  | VO3    | Output of OpAmp 3 for shunt signal amplification                                   |
| 12  | ISN3   | - Input of OpAmp 3 for shunt signal amplification                                  |
| 13  | ISP3   | + Input of OpAmp 3 for shunt signal amplification                                  |
| 14  | AGND   | Analog ground especially for the current sense OpAmps                              |
| 15  | INH    | Inhibit pin (active low)                                                           |
| 16  | VCT    | Input pin for VCC check test                                                       |
| 17  | SCDL   | Input pin to adjust short circuit detection level                                  |
| 18  | ENA    | Enable pin (active high)                                                           |
| 19  | IL3    | Input for low side switch 3 (active high)                                          |
| 20  | IH3    | Input for high side switch 3 (active low)                                          |
| 21  | IL1    | Input for low side switch 1 (active high)                                          |
| 22  | IH1    | Input for high side switch 1 (active low)                                          |
| 23  | IL2    | Input for low side switch 2 (active high)                                          |
| 24  | IH2    | Input for high side switch 2 (active low)                                          |
| 25  | ERR1   | Error signal 1                                                                     |
| 26  | ERR2   | Error signal 2                                                                     |
| 27  | CH2    | + terminal for pump capacitor of charge pump 2                                     |
| 28  | CH1    | + terminal for pump capacitor of charge pump 1                                     |
| 29  | CL1    | - terminal for pump capacitor of charge pump 1                                     |
| 30  | VS     | Voltage supply                                                                     |
| 31  | CL2    | - terminal for pump capacitor of charge pump 2                                     |
| 32  | GND3   | Logic and power ground                                                             |
| 33  | CB1    | Buffer capacitor for charge pump 1                                                 |
| 34  | VDH    | Connection to drain of high side switches for short circuit detection              |
| 35  | GL1    | Output to gate low side switch 1                                                   |
| 36  | SL1    | Connection to source low side switch 1                                             |
| 37  | GND1   | Logic and power ground                                                             |
| 38  | SH1    | Connection to source high side switch 1                                            |
| 39  | GH1    | Output to gate high side switch 1                                                  |



## **Pin Configuration**

| Pin | Symbol | Function                                |
|-----|--------|-----------------------------------------|
| 40  | CB2    | Buffer capacitor for charge pump 2      |
| 41  | GL2    | Output to gate low side switch 2        |
| 42  | SL2    | Connection to source low side switch 2  |
| 43  | GH2    | Output to gate high side switch 2       |
| 44  | SH2    | Connection to source high side switch 2 |
| 45  | GH3    | Output to gate high side switch 3       |
| 46  | SH3    | Connection to source high side switch 3 |
| 47  | GND2   | Logic and power ground                  |
| 48  | GL3    | Output to gate low side switch 3        |



## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings 1)

-40 °C  $\leq$  Tj  $\leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                  | Symbol              | Limit Values |      | Unit | Conditions                                      |  |
|---------|--------------------------------------------|---------------------|--------------|------|------|-------------------------------------------------|--|
|         |                                            |                     | Min.         | Max. |      |                                                 |  |
| Voltage | s                                          | +                   |              | +    |      |                                                 |  |
| 4.1.1   | Supply voltage                             | $V_{\rm S1}$        | -4.0         | 45   | V    | with $10\Omega$ and $1\mu F$                    |  |
| 4.1.2   | Supply voltage                             | $V_{\mathrm{S2}}$   | -0.3         | 45   | V    | _                                               |  |
| 4.1.3   | Supply voltage                             | $V_{\mathrm{S3}}$   | -0.3         | 47   | V    | t <sub>p</sub> <200ms                           |  |
| 4.1.4   | Voltage range at IHx, ILx, ENA, VCT        | $V_{DP1}$           | -0.3         | 18   | V    | _                                               |  |
| 4.1.5   | Voltage range at ERRx, VOx, VRI, VRO, SCDL | $V_{DP2}$           | -0.3         | 6.0  | V    | _                                               |  |
| 4.1.6   | Voltage range at ERRx, VRI, SCDL           | $V_{DP3}$           | -0.3         | 18   | V    | with $10k\Omega^{2)}$                           |  |
| 4.1.7   | Voltage range at VOx                       | $V_{VO}$            | -0.3         | 18.0 | V    | with $1k\Omega^{2)}$                            |  |
| 4.1.8   | Voltage range at INH                       | $V_{INH}$           | -0.3         | 18.0 | V    | _                                               |  |
| 4.1.9   | Voltage range at VS_OA                     | $V_{ m VS\_OA}$     | -0.3         | 18.0 | V    | _                                               |  |
| 4.1.10  | Voltage range at SLx                       | $V_{SL}$            | -7           | 7    | V    | _                                               |  |
| 4.1.11  | Voltage range at SHx                       | $V_{SH}$            | -7           | 45   | V    | _                                               |  |
| 4.1.12  | Voltage range at GLx                       | $V_{GL}$            | -7           | 18   | V    | _                                               |  |
| 4.1.13  | Voltage range at GHx                       | $V_{GH}$            | -7           | 55   | V    | _                                               |  |
| 4.1.14  | Voltage difference Gxx-Sxx                 | $V_{GS}$            | -0.3         | 15   | V    | _                                               |  |
| 4.1.15  | Voltage range at VDH                       | $V_{\mathrm{VDH1}}$ | -0.3         | 55   | V    | _                                               |  |
| 4.1.16  | Voltage range at VDH                       | $V_{VDH2}$          | -7.0         | 55   | V    | with 100Ω<br>200ms; 10x                         |  |
| 4.1.17  | Voltage range at VDH                       | $V_{VDH3}$          | -9.0         | 55   | V    | with $100\Omega$ 1ms; $10x$                     |  |
| 4.1.18  | Voltage range at VDH                       | $V_{\mathrm{VDH4}}$ | -0.3         | 20   | V    | $V_{INH} = Iow$                                 |  |
| 4.1.19  | Voltage range at VDH                       | $V_{\rm VDH5}$      | -7.0         | 28   | V    | $V_{\rm INH}$ =low with 100 $\Omega$ 200ms; 10x |  |
| 4.1.20  | Voltage range at VDH                       | $V_{\rm VDH6}$      | -9.0         | 28   | V    | $V_{\rm INH}$ =low with 100 $\Omega$ 200ms; 10x |  |
| 4.1.21  | Voltage range at VDH                       | $V_{VDH7}$          | -0.3         | 28   | V    | $V_{\text{INH}}$ =low; 5min; 3x                 |  |
| 4.1.22  | Voltage range at CL1                       | $V_{CL1}$           | -0.3         | 25   | V    | _                                               |  |
| 4.1.23  | Voltage range at CH1, CB1                  | $V_{CH1}$           | -0.3         | 25   | V    | _                                               |  |
| 4.1.24  | Voltage difference CH1-CL1                 | $V_{CP1}$           | -0.3         | 25   | V    | _                                               |  |
| 4.1.25  | Voltage range at CL2                       | $V_{CL2}$           | -0.3         | 25   | V    | _                                               |  |
| 4.1.26  | Voltage range at CH2, CB2                  | $V_{CH2}$           | -0.3         | 55   | V    | _                                               |  |



#### Absolute Maximum Ratings (cont'd)<sup>1)</sup>

-40 °C  $\leq$  Tj  $\leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                              | Symbol             | Lin  | nit Values | Unit | Conditions                               |
|---------|--------------------------------------------------------|--------------------|------|------------|------|------------------------------------------|
|         |                                                        |                    | Min. | Max.       |      |                                          |
| 4.1.27  | Voltage difference CH2-CL2                             | $V_{CP2}$          | -0.3 | 25         | V    | _                                        |
| 4.1.28  | DC voltage difference between VDH and VS <sup>3)</sup> | $V_{ m VDHVS}$     | -2   | +2         | V    | -                                        |
| 4.1.29  | Voltage range at ISPx, ISNx                            | $V_{ISI}$          | -5   | 5          | V    | _                                        |
| 4.1.30  | Output current range at VOx                            | $I_{VOx}$          | -10  | 10         | mA   | _                                        |
| Externa | I components                                           |                    |      |            |      |                                          |
| 4.1.31  | Gate resistor                                          | $R_{G}$            | 2    | _          | Ω    | _                                        |
| 4.1.32  | Min. Voltage rating of CB2 capacitor                   | $V_{CCB2a}$        | -20  | 20         | V    | _                                        |
| 4.1.33  | Min. Voltage rating of CB2 capacitor                   | $V_{CCB2b}$        | -31  | +31        | V    | $V_{\rm S}$ > 20V;<br>$V_{\rm INH}$ =low |
| Temper  | atures                                                 | 1                  |      | -          |      |                                          |
| 4.1.34  | Junction temperature                                   | $T_{J}$            | -40  | 150        | °C   | _                                        |
| 4.1.35  | Storage temperature                                    | $T_{\mathrm{stg}}$ | -55  | 150        | °C   | _                                        |
| 4.1.36  | Lead soldering temperature (1/16" from body)           | $T_{sol}$          | _    | 260        | °C   | -                                        |
| 4.1.37  | Peak reflow soldering temperature <sup>4)</sup>        | $T_{ref}$          | _    | 260        | °C   | _                                        |
| Therma  | l Resistance                                           |                    | 1    |            | 1    | 1                                        |
| 4.1.38  | Junction to case                                       | $R_{thJC}$         | _    | 5          | K/W  | _                                        |
| ESD Su  | sceptibility                                           |                    | 1    |            |      | 1                                        |
| 4.1.39  | ESD Resistivity <sup>5)</sup>                          | $V_{ESD}$          | -2   | 2          | kV   |                                          |
| 4.1.40  | ESD Resistivity (charge device model) <sup>6)</sup>    | $V_{ESD}$          | _    | 750        | V    |                                          |

- 1) Not subject to production test, specified by design.
- 2) after 50h the chip must be replaced; resistor in series
- 3) High frequent transient ringing above 1MHz exceeding the +/-2V is allowed
- 4) Reflow profile IPC/JEDEC J-STD-020C
- 5) ESD susceptibility HBM according to EIA/JESD 22-A 114B
- 6) ESD susceptibility CDM according to EIA/JESD 22-C 101

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

### 4.2 Functional Range

| Pos.  | Parameter                    | Symbol          |      | Limit Values |   | nbol Limit Values Unit                      |  | Conditions |
|-------|------------------------------|-----------------|------|--------------|---|---------------------------------------------|--|------------|
|       |                              |                 | Min. | Max.         |   |                                             |  |            |
| 4.2.1 | Supply voltage <sup>1)</sup> | V <sub>S1</sub> | 5.5  | 20           | V | DC                                          |  |            |
| 4.2.2 | Supply voltage <sup>1)</sup> | $V_{S2}$        | 5.5  | 28           |   | <i>T</i> <sub>A</sub> =25°C; <i>t</i> <1min |  |            |



| Pos.   | Parameter                                               | Symbol                | Li   | mit Values | Unit | Conditions                                                                                                                                                                                |  |
|--------|---------------------------------------------------------|-----------------------|------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                         |                       | Min. | Max.       |      |                                                                                                                                                                                           |  |
| 4.2.3  | Duty cycle <sup>2)</sup>                                | D                     | 0    | 100        | %    | _                                                                                                                                                                                         |  |
| 4.2.4  | PWM frequency                                           | $f_{\sf PWM}$         | 0    | 25         | kHz  | Total gate charge 400nC                                                                                                                                                                   |  |
| 4.2.5  | Quiescent current <sup>3)</sup>                         | $I_{Q}$               | _    | 30         | μA   | $V_{\rm S}$ , $V_{\rm VDH}$ <20 V                                                                                                                                                         |  |
| 4.2.6  | Quiescent current into VDH                              | $I_{\mathrm{Q\_VDH}}$ | _    | 30         | μΑ   | $V_{\rm VDH}$ <20V; $V_{\rm S}$ pin open                                                                                                                                                  |  |
| 4.2.7  | Supply current at Vs                                    | $I_{Vs}$              |      |            |      | $f_{\rm PWM}$ =20kHz $V_{\rm S}$ =170nC:                                                                                                                                                  |  |
|        |                                                         |                       | _    | 110        | mA   | $V_{\rm S} = 5.5 \rm V$                                                                                                                                                                   |  |
|        |                                                         |                       | _    | 110        |      | $V_{\rm S} = 14 \text{V}$                                                                                                                                                                 |  |
|        |                                                         |                       |      | 90         |      | $V_{\rm S}$ = 18V                                                                                                                                                                         |  |
|        |                                                         |                       |      | 90         |      | $V_{\rm S}$ = 20V                                                                                                                                                                         |  |
| 4.2.8  | Supply current at Vs (device disabled by ENA)           | $I_{Vs(o)}$           | _    | 60<br>40   | mA   | $V_{\rm S}$ =5.5V 20V $V_{\rm S}$ =20V 28V                                                                                                                                                |  |
| 4.2.9  | Supply current at VS_OA                                 | $I_{ m Vs\_OA}$       | _    | 30         | mA   | V <sub>VS_OA</sub> =4.8 5.2V                                                                                                                                                              |  |
| 4.2.10 | Current flowing into VDH pin (device not in sleep mode) | $I_{\rm VDH1}$        | _    | 1.5        | mA   | $V_{\rm S}$ =5.5V 20V; $V_{\rm SHx}$ =0V                                                                                                                                                  |  |
| 4.2.11 | Current flowing into VDH pin (device not in sleep mode) | $I_{VDH2}$            | 150  | 650        | μΑ   | $\begin{split} &V_{\mathrm{S}}\text{=}5.5\mathrm{V}~20\mathrm{V};\\ &V_{\mathrm{S}}\text{=}V_{\mathrm{VDH}}\text{=}V_{\mathrm{SHx}};\\ &V_{\mathrm{IHx}}\text{=}\mathrm{low} \end{split}$ |  |
| 4.2.12 | Voltage difference CB2-VDH                              | $V_{CB2VDH}$          | -0.3 | 20         | V    | Operation mode                                                                                                                                                                            |  |
| 4.2.13 | Junction temperature                                    | $T_{J}$               | -40  | 150        | °C   |                                                                                                                                                                                           |  |

<sup>1)</sup> For proper start up minimum Vs=6.5V is required

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

Note: If the voltage difference between CB2 and SHx is smaller than 2V during normal operation, there is a risk that the high side output can switch on and off without a corresponding input signal. As soon as this supply voltage recovers and the input signal changes, the output stage is automatically aligned to the input again.

<sup>2)</sup> Duty cycle is referred to the high side input command (IHx); The duty cycles can be driven continuously and fully operational

<sup>3)</sup> total current consumption from power net (Vs and VDH)



## 4.3 Default State of Inputs

#### Table 1 Default State of Inputs

| Characteristic                                                                 | State                                | Remark                                     |
|--------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------|
| Default state of ILx (if ILx left open -pull down)                             | Low                                  | Low side MOSFETs off                       |
| Default state of IHx (if IHx left open - pull up)                              | High                                 | High side MOSFETs off                      |
| Default state of ENA (if ENA left open - pull down)                            | Low                                  | Device/outputs disabled                    |
| Default state of VCT (if VCT left open - pull up)                              | High                                 | Device/outputs disabled                    |
| Default state of INH (if INH left open - pull down)                            | Low                                  | Sleep mode, $I_{\rm Q}$ < 30 $\mu {\rm A}$ |
| Default state of SCDL (if SCDL left open - internal voltage divider)           | Typ. 1.4V                            | _                                          |
| Default State of sense amplifier output VOx (ISPx=ISNx=0V)                     | Zero ampere equivalent               | -                                          |
| Status of the Device and the Outputs when ENA=INH=high & VCT=low <sup>1)</sup> | Device active and outputs functional | 5.528V; No VCC check failure               |

<sup>1)</sup> No special start up procedure is required

Note: The load condition "C=22nF;  $R_{Load}$ =1 $\Omega$ " in the paragraph "Electrical characteristics / Dynamic characteristic" means that  $R_{Load}$  is connected between the output Gxx and the positive terminal of the C. The negative terminal of the C is connected to GND and the corresponding Sxx. The voltage is measured at the positive terminal of the C.

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.



## 5 Description and Electrical Characteristics

#### 5.1 MOSFET Driver

## 5.1.1 Output Stages

The 3 low side and 3 high side powerful push-pull output stages of the TLE7189F are all floating blocks, each with its own source pin. This allows the direct connection of the output stage to the source of each single MOSFET, allowing a perfect control of each gate-source voltage even when 200A are driven in the bridge with rise and fall times clearly below 1µs.

All 6 output stages have the same output power and thanks to the used charge pump principle they can be switched all up to 30kHz.

Its output stages are powerful enough to drive MOSFETs with 400nC gate charge with approx. 150ns fall and rise times or even to run 12 MOSFETs with 200nC each with fall and rise times of approx. 150ns.

Maximum allowed power dissipation, max. junction temperature and the capabilities of the charge pump limit the use for higher frequencies.

Each output stage has its own short circuit detection block. For more details about short circuit detection see **Chapter 5.2.1**.



Figure 3 Block Diagram of Driver Stages including Short Circuit Detection



## 5.1.2 Operation at Vs<12V - Integrated Charge Pumps

The TLE7189F provides a feature tailored to the requirements in 12V automotive applications. Often the operation of an application has to be assured even at 9V supply voltage or lower. Normally bridge driver ICs provide in such conditions clearly less than 9V to the gate of the external MOSFETs, increasing their R<sub>DSon</sub> and the associated power dissipation.

The TLE7189F has two charge pump circuitries for external capacitors.

The operation of the charge pumps is independent upon the pulse pattern of the MOSFETs.

The output of the charge pumps are regulated. The first charge pump doubles the supply voltage as long as it is below 8V. At 8V supply voltage and above, charge pump 1 regulates its output to 15V typically. Above 15V supply voltage, the output voltage of charge pump 1 will increase linearly. Yet, the output will not exceed 25V.

Charge pump 2 is regulated as well but it is pumped to the voltage on Vs. Normally VDH and Vs are in the same voltage range. The driver is not designed to have significant different voltages at VDH compared to Vs. This would lead to reduced supply voltages for the high side output stages.

Charge pump 1 supplies the low side MOSFETS and output stages for the low side MOSFETs with sufficient voltage to assure 10V at the MOSFETs' gate even if the supply voltage is below 10V. Charge pump 2 supplies the output stages for the high side MOSFETs with sufficient voltage to assure 10V at the MOSFETs' gate. In addition, the charge pump 1 supplies most of the internal circuits of the driver IC, including charge pump 2. Output of charge pump 1 is the buffer capacitor CB1 which is referenced to GND.

Charge pump 2 supplies the high side MOSFETs and the output stages for the high side MOSFETs with sufficient voltage to assure 10V at the high side MOSFET gate. Output of charge pump 2 is buffer capacitor CB2 which is referenced to VDH.

This concept allows to drive all external MOSFETs in the complete duty cycle range of 0 to 100% without taking care about recharging of any bootstrap capacitors.

This simplifies the use in all applications especially in motor drives with block wise commutation.

The charge pumps are only deactivated when the device is put into sleep mode via INH.

The size of the charge pump capacitors (pump capacitors CPx as well as buffer capacitors CBx) can be varied between  $1\mu\text{F}$  and  $4.7\mu\text{F}$ . Yet, larger capacitor values result in higher charge pump voltages and less voltage ripple on the charge pump buffer capacitors CBx (which supply the internal circuits as well as the external MOSFETs, pls. see above). Besides the capacitance values the ESR of the buffer capacitors CBx determines the voltage ripple as well. It is recommended to use buffer capacitors CBx that have small ESR.

Pls. see also **Chapter 5.1.3** for capacitor selection.

#### 5.1.3 Sleep Mode

When the INH pin is set to low, the driver will be set to sleep mode. The INH pin switches off the complete supply structure of the device and leads finally to an under voltage shut down of the complete driver. Enabling the device with the INH pin means to switch on the supply structure. The device will run through power on reset during wake up. It is recommended to perform a Reset by ENA after Wake up to remove possible ERR signals; Reset is performed by keeping ENA pin low until the charge pump voltages have ramped up.

Enabling and disabling with the INH pin is not very fast. For fast enable / disable the ENA pin is recommended.

When the TLE7189F is in INH mode (INH is low) or when the supply voltage is not available on the Vs pin, then the driver IC is not supplied, the charge pumps are inactive and the charge pump capacitors are discharged. Pin CB2 (+ terminal of buffer capacitor 2) will decay to GND. When the battery voltage is still applied to VDH (- terminal of buffer capacitor 2) the buffer capacitor 2 will slowly charged to battery voltage, yet with reversed polarity compared to the polarity during regular operation. Hence, it is important to use a buffer capacitor 2 (CB2) that can withstand both, +25 V during operation mode and -V<sub>BAT</sub> during INH mode, e.g. a ceramic capacitor. In case of load dump during INH mode, the negative voltage across CB2 will be clamped to -31 V (CB2 referenced to VDH).



## **5.1.4** Electrical Characteristics

#### **Electrical Characteristics MOSFET drivers - DC Characteristics**

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C,  $f_{\rm PWM}$  < 25kHz, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

|        | Parameter                            | Symbol               | Limit Values |      | ues        | Unit | Conditions                                                                            |
|--------|--------------------------------------|----------------------|--------------|------|------------|------|---------------------------------------------------------------------------------------|
|        |                                      |                      | Min.         | Тур. | Max.       |      |                                                                                       |
| 5.1.1  | Low level output voltage             | $V_{G\_LL}$          | _            | _    | 0.2        | V    | $I_{Load}$ =30mA                                                                      |
| 5.1.2  | High level output voltage            | $V_{G\_HL1}$         | 9            | _    | 13         | V    | V <sub>S</sub> =8 20V;                                                                |
|        |                                      | _                    |              |      |            |      | $I_{Load}$ =-2mA                                                                      |
| 5.1.3  | High level output voltage, Low Side  | $V_{G\_HL2}$         | 7.5          | _    | 13         | V    | $V_{\rm S}$ =5.5 8V;                                                                  |
|        |                                      |                      |              |      |            |      | $I_{Load}$ =-2mA                                                                      |
| 5.1.4  | High level output voltage, High Side | $V_{G\_HL3}$         | 6.5          | -    | 13         | V    | V <sub>S</sub> =5.5 8V;                                                               |
|        | 11: 1                                | 117                  |              |      | 4.0        | .,   | I <sub>Load</sub> =-2mA                                                               |
| 5.1.5  | High level output voltage difference | $dV_{G\_H}$          | -            | _    | 1.0        | V    | $I_{Load}$ =-100mA;<br>$V_{S}$ =20V                                                   |
| 5.1.6  | Gate drive output voltage            | $V_{\mathrm{GS\_D}}$ | _            | _    | 0.2        | V    | $V_{ENA}$ =low or                                                                     |
|        | - Cate and Catput Contage            | , G8_D               |              |      | 0.2        |      | $V_{\text{VCT}}$ =high;                                                               |
|        |                                      |                      |              |      |            |      | 5.5V <v<sub>S&lt;28V</v<sub>                                                          |
|        |                                      |                      |              |      |            |      | $I_{Load}$ =10mA                                                                      |
| 5.1.7  | Gate drive output voltage            | $V_{\mathrm{GS1}}$   | _            | _    |            | V    | UVLO; $V_{\rm S}$ <=5.5V;                                                             |
|        | Tj=-40°C                             |                      |              |      | 1.4        |      | $I_{Load}$ =2mA                                                                       |
|        | Tj=25°C<br>Tj=150°C                  |                      |              |      | 1.2<br>1.0 |      |                                                                                       |
| 5.1.8  | Gate drive output voltage high side  | V                    |              |      | 1.0        | V    | Over voltage or                                                                       |
| 3.1.0  | Tj=-40°C                             | $V_{\mathrm{GS2}}$   |              |      | 1.4        | V    | $V_{\rm S}$ =open or                                                                  |
|        | Tj=25°C                              |                      |              |      | 1.2        |      | $V_{\text{INH}}$ =low;                                                                |
|        | Tj=150°C                             |                      |              |      | 1.0        |      | $I_{Load}$ =2mA                                                                       |
| 5.1.9  | Gate drive output voltage low side   | $V_{GS3}$            | _            | _    | 0.2        | V    | Over voltage;                                                                         |
| -      |                                      |                      |              |      |            |      | $I_{Load}$ =2mA                                                                       |
| 5.1.10 | Low level input voltage of Ixx, ENA  | $V_{I\_LL}$          | _            | _    | 1.0        | V    | _                                                                                     |
| 5.1.11 | High level input voltage of Ixx, ENA | $V_{I\_HL}$          | 2.0          | _    | _          | V    | _                                                                                     |
| 5.1.12 | Input hysteresis of IHx, ILx, ENA    | $dV_{11}$            | 50           | _    |            | mV   | V <sub>S</sub> =5.5 8V                                                                |
| 5.1.13 | Input hysteresis of IHx, ILx, ENA    | $dV_{12}$            | 100          | 200  |            | mV   | V <sub>S</sub> =8 20V                                                                 |
| 5.1.14 | Low level input voltage of INH       | $V_{I\_LL}$          | _            | _    | 0.75       | V    | _                                                                                     |
| 5.1.15 | High level input voltage of INH      | $V_{I\_HL}$          | 2.1          | _    | _          | V    | _                                                                                     |
| 5.1.16 | IHx pull up resistor                 | $R_{IHx}$            | 18           | 30   | 42         | kΩ   | V <sub>IHx</sub> <5.5V                                                                |
| 5.1.17 | ILx pull down resistor               | $R_{ILx}$            | 18           | 30   | 42         | kΩ   | V <sub>ILx</sub> <5.5V                                                                |
| 5.1.18 | INH, ENA pull down resistor          | $R_{INEN}$           | 27           | 45   | 63         | kΩ   | $V_{\text{INH}}$ ; $V_{\text{ENA}}$ <5.5V                                             |
| 5.1.19 | Quiescent current VDH                | $I_{QVDH}$           | _            | 5    | _          | μΑ   | 25°C; $V_{\text{INH}}$ =low                                                           |
| 5.1.20 | Output bias current SHx              | $I_{SHx}$            | -1.6         | -1.0 | -0.3       | mA   | $V_{\rm S}$ =5.520V;                                                                  |
|        |                                      |                      |              |      |            |      | $V_{SHx} = 0(V_S + 1);$                                                               |
| F 1 01 | Output bing gument Clar              | 7                    | 4.0          | 1.0  | 0.0        | A    | $V_{\rm ILx}$ =low; $V_{\rm IHx}$ =high                                               |
| 5.1.21 | Output bias current SLx              | $I_{SLx}$            | -1.6         | -1.0 | -0.3       | mA   | $V_{ m S}$ =5.520V; $V_{ m SLx}$ =07V;                                                |
|        |                                      |                      |              |      |            |      | $V_{\text{SLx}}$ =0 $V_{\text{V}}$ ,<br>$V_{\text{ILx}}$ =low; $V_{\text{IHx}}$ =high |



## **Electrical Characteristics MOSFET drivers - Dynamic Characteristics**

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C,  $f_{\rm PWM}$  < 25kHz, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                                                                                            | Symbol                | Limit Values |      |                   | Unit | Conditions                                                                                                                                                                                        |
|--------|----------------------------------------------------------------------------------------------------------------------|-----------------------|--------------|------|-------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                                                                      |                       | Min.         | Тур. | Max.              |      |                                                                                                                                                                                                   |
| 5.1.22 | Fixed internal dead time                                                                                             | $t_{DT}$              | 220          | 400  | 600               | ns   | _                                                                                                                                                                                                 |
| 5.1.23 | Turn on current, peak                                                                                                | $I_{\mathrm{G(on)1}}$ | _            | -1.5 | -                 | A    | $V_{\rm Gxx}\text{-}V_{\rm Sxx}\text{=}0\text{V}; \\ V_{\rm S}\text{=}820\text{V}; \\ C_{\rm Load}\text{=}22\text{nF}; \\ R_{\rm Load}\text{=}1\Omega$                                            |
| 5.1.24 | Turn on current, peak                                                                                                | $I_{\mathrm{G(on)2}}$ | _            | -0.8 | _                 | A    | $\begin{array}{c} V_{\rm Gxx}\text{-}V_{\rm Sxx}\text{=}0\text{V};\\ V_{\rm S}\text{=}5.58\text{V};\\ C_{\rm Load}\text{=}22\text{nF};\\ R_{\rm Load}\text{=}1\Omega \end{array}$                 |
| 5.1.25 | Turn off current, peak                                                                                               | $I_{G(off)}$          | _            | 1.5  | _                 | A    | $\begin{array}{c} V_{\rm Gxx}\text{-}V_{\rm Sxx}\text{=}10\text{V};\\ V_{\rm S}\text{=}8\dots20\text{V};\\ C_{\rm Load}\text{=}22\text{nF};\\ R_{\rm Load}\text{=}1\Omega \end{array}$            |
| 5.1.26 | Rise time (20-80%)<br>$T_{j} = -40^{\circ}\text{C}$<br>$T_{j} = 25^{\circ}\text{C}$<br>$T_{j} = 150^{\circ}\text{C}$ | t <sub>G_rise</sub>   | _            | 150  | 400<br>400<br>700 | ns   | $C_{Load}$ =22nF; $R_{Load}$ =1 $\Omega$                                                                                                                                                          |
| 5.1.27 | Fall time (20-80%) $T_{j} = -40^{\circ}\text{C}$ $T_{j} = 25^{\circ}\text{C}$ $T_{j} = 150^{\circ}\text{C}$          | $t_{ m G\_fall}$      | _            | 150  | 230<br>230<br>500 | ns   | $C_{Load}$ =22nF; $R_{Load}$ =1 $\Omega$ ;                                                                                                                                                        |
| 5.1.28 | Input propagation time (low on)                                                                                      | $t_{P(ILN)}$          | 90           | 190  | 290               | ns   | $C_{Load}$ =22nF;                                                                                                                                                                                 |
| 5.1.29 | Input propagation time (low off)                                                                                     | $t_{P(ILF)}$          | 0            | 100  | 200               | ns   | $R_{Load} = 1\Omega$                                                                                                                                                                              |
| 5.1.30 | Input propagation time (high on)                                                                                     | $t_{P(IHN)}$          | 90           | 190  | 290               | ns   |                                                                                                                                                                                                   |
| 5.1.31 | Input propagation time (high off)                                                                                    | $t_{P(IHF)}$          | 0            | 100  | 200               | ns   |                                                                                                                                                                                                   |
| 5.1.32 | Absolute input propagation time difference (all channels turn on)                                                    | $t_{P(an)}$           | _            | _    | 70                | ns   |                                                                                                                                                                                                   |
| 5.1.33 | Absolute input propagation time difference (all channels turn off)                                                   | $t_{P(af)}$           | _            | _    | 50                | ns   |                                                                                                                                                                                                   |
| 5.1.34 | Absolute input propagation time difference (1channel high off - low on)                                              | t <sub>P(1hfln)</sub> | _            | _    | 180               | ns   | $C_{\mathrm{Load}}$ =22nF; $R_{\mathrm{Load}}$ =1 $\Omega$                                                                                                                                        |
| 5.1.35 | Absolute input propagation time difference (1channel low off - high on)                                              | t <sub>P(1Ifhn)</sub> | _            | _    | 180               | ns   |                                                                                                                                                                                                   |
| 5.1.36 | Absolute input propagation time difference (all channel high off - low on)                                           | t <sub>P(ahfln)</sub> | _            | _    | 180               | ns   |                                                                                                                                                                                                   |
| 5.1.37 | Absolute input propagation time difference (all channel low off - high on)                                           | t <sub>P(alfhn)</sub> | _            | _    | 180               | ns   |                                                                                                                                                                                                   |
| 5.1.38 | Wake up time; INH low to high                                                                                        | t <sub>INH_Pen1</sub> | _            | -    | 20                | ms   | $\begin{array}{c} \text{Driver fully}\\ \text{functional;}\\ V_{\text{S}}\text{=}6.58\text{V;}\\ V_{\text{ENA}}\text{=}\text{low;}\\ C_{\text{CPx}}\text{=}C_{\text{CBx}}\text{=}4,7 \end{array}$ |



## **Electrical Characteristics MOSFET drivers - Dynamic Characteristics**

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C,  $f_{\rm PWM}$  < 25kHz, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                            | Symbol                | Limit Values |      |      | Unit | Conditions                                                                                                  |  |
|--------|------------------------------------------------------|-----------------------|--------------|------|------|------|-------------------------------------------------------------------------------------------------------------|--|
|        |                                                      |                       | Min.         | Тур. | Max. |      |                                                                                                             |  |
| 5.1.39 | Wake up time; INH low to high                        | t <sub>INH_Pen2</sub> | _            | _    | 10   | ms   | Driver fully functional; $V_{\rm S}$ =820V; $V_{\rm ENA}$ =low; $C_{\rm CPx}$ = $C_{\rm CBx}$ =4,7 $\mu$ F  |  |
| 5.1.40 | Wake up time logic functions; INH low to high        | $t_{INH\_log}$        | _            | _    | 10   | ms   | Driver fully functional; $V_{\rm S}$ =6.58V; $V_{\rm ENA}$ =low; $C_{\rm CPx}$ = $C_{\rm CBx}$ =4,7 $\mu$ F |  |
| 5.1.41 | Wake up time logic functions; INH low to high        | $t_{INH\_log}$        | _            | _    | 5    | ms   | Driver fully functional; $V_{\rm S}$ =820V; $V_{\rm ENA}$ =low; $C_{\rm CPx}$ = $C_{\rm CBx}$ =4,7 $\mu$ F  |  |
| 5.1.42 | INH propagation time to disable the output stages    | t <sub>INH_Pdi1</sub> | _            | _    | 10   | μs   | V <sub>S</sub> =5.58V                                                                                       |  |
| 5.1.43 | INH propagation time to disable the output stages    | t <sub>INH_Pdi2</sub> | _            | _    | 8    | μs   | V <sub>S</sub> =820V                                                                                        |  |
| 5.1.44 | INH propagation time to disable the entire driver IC | t <sub>INH_Pdi3</sub> | _            | _    | 300  | μs   | -                                                                                                           |  |
| 5.1.45 | Supply voltage V <sub>s</sub> for Wake up            | $V_{VsWU}$            | 6.5          | -    | _    | V    | diagnostic,<br>OpAmp working                                                                                |  |
| 5.1.46 | Charge pump frequency                                | $f_{\sf CP}$          | 38           | 55   | 72   | kHz  | -                                                                                                           |  |



## 5.2 Protection and Diagnostic Functions

#### 5.2.1 Short Circuit Protection

The TLE7189F provides a short circuit protection for the external MOSFETs. It is a monitoring of the drain-source voltage of the external MOSFETs. As soon as this voltage is higher than the short circuit detection limit, a capacitor will be charged. The high side and the low side output stage of the same half bridge use the same capacitor (see **Figure 3**). This capacitor is discharged permanently with a current which is about 2 times smaller than the charging current. This charging and discharging ratio is specified with the help of duty cycle where a short is detected or not detected.

After a delay of about 12µs all external MOSFETs will be switched off until the driver is reset by the ENA pin. The error flag is set.

The drain-source voltage monitoring of the short circuit detection for a certain external MOSFET is active as soon as the corresponding input is set to "on" and the dead time is expired.

The short circuit detection level is adjustable in an analogue manner by the voltage setting at the SCDL pin. There is a 1:1 translation between the voltage applied to the SCDL pin and the drain-source voltage limit. E.g. to trigger the SCD circuit at 1V drain-source voltage, the SCDL pin must be set to 1V as well. The drain-source voltage limit can be chosen between 0.7 ... 2.5V.

If the SCDL pin is left open, the short circuit detection level will be set internally to a specified value. In case SCDL is connected to GND the detection level is low. If SCDL is connected to 3.3V, the detection level is about 3.2V.

In the TLE7189F the short circuit detection functionality can be tested by setting the SCDL pin to voltages lower than 0.4V, switching off the low side MOSFETs and switching on one or more high side MOSFETs. In this test, a short circuit will be detected even without current in the external MOSFET (VDH-SHx >  $V_{\rm TSCD1}$ ).

This test function can be used as well to detect an open VDH pin. If VDH is open during this test, no SCD error will be reported.

A setting of 5V at the SCDL pin will disable the short circuit protection function.

#### 5.2.2 Dead Time and Shoot Through Protection

In bridge applications it has to be assured that the external high side and low side MOSFETs are not "on" at the same time, connecting directly the battery voltage to GND. The dead time generated in the TLE7189F is fixed to a minimum value. This function assures a minimum dead time if the input signals coming from the  $\mu$ C are faulty.

The exact dead time of the bridge is usually controlled by the PWM generation unit of the µC.

In addition to this dead time, the TLE7189F provides a locking mechanism, avoiding that both external MOSFETs of one half bridge can be switched on at the same time. This functionality is called shoot through protection.

If the command to switch on both high and low side switches in the same half bridge is given at the input pins, the command will be ignored. The conflicting input signals will not generate an error message.

#### 5.2.3 Under Voltage Shut Down

The TLE7189F has an integrated under voltage shut down, to assure that the behavior of the device is predictable in all voltage ranges.

If the voltage of a charge pump buffer capacitors CBx reaches the under voltage shut down level for a minimum specified filter time, the gate-source voltage of all external MOSFETs will be actively pulled to low. In this situation the short circuit detection of this output stage is deactivated to avoid a latching shut down of the driver.

As soon as the charge pump buffer voltage recovers, the output stage condition will be aligned to the input patterns automatically. This allows to continue operation of the motor in case of under voltage shut down without a reset by the  $\mu$ C.



Under voltage shut down will not occur when  $V_{\rm S}$  > 6V,  $Q_{\rm G}$  < 250nC,  $f_{\rm PWM}$  < 25kHz, and the charge pump capacitors Cxx = 4.7  $\mu$ F.

### 5.2.4 Over Voltage Shut Down

The TLE7189F has an integrated over voltage shut down to avoid destruction of the IC at high supply voltages. The voltage is measured at the Vs and the VDH pin. When one of them or all of them exceed the over voltage shut down level for more than the specified filter time then the external MOSFETs are switched off. In addition, over voltage will shut down the charge pumps and will discharge the charge pump capacitors. This results in an under voltage condition which will be indicated on the ERRx pins. During over voltage shut down the external MOSFETs and the charge pumps remain off until a reset is performed.

#### 5.2.5 Over Temperature Warning

If the junction temperature is exceeding typ. 155°C an error signal is given as warning. The driver IC will continue to operate in order not to disturb the application.

The warning is removed automatically when the junction temperature is cooling down.

It is in the responsibility of the user to protect the device against over temperature destruction.

#### 5.2.6 VCC Check

To assure a high level of system safety, the TLE7189F provides an VCC check.

The 5.0V system supply connected to the VS\_OA pin is checked by an internally monitoring for over- and under voltage. An internal filter time is integrated to avoid faulty triggering.

The VCC check is active when the signal on the ENA pin is high and inactive when ENA signal is low (=driver IC disabled).

In case of under- or over voltage at VS\_OA, the VCC check will disable the driver IC and is latched. To restart the output stages, a reset has to be performed with the ENA pin.

The VCT pin decides about the over voltage and under voltage detection level.

#### 5.2.7 ERR Pins

The TLE7189F has two status pins to provide diagnostic feedback to the  $\mu$ C. The outputs of these pins are 5V push pull stages, they are either High or Low.

Table 2 Overview of error conditions

| INH  | ENA  | ERR1 | ERR2 | Driver conditions                              |  |  |  |
|------|------|------|------|------------------------------------------------|--|--|--|
| High | High | Low  | Low  | Under voltage or VCC check error               |  |  |  |
| High | High | Low  | High | Over temperature or over voltage               |  |  |  |
| High | High | High | Low  | Short circuit detection                        |  |  |  |
| High | High | High | High | No errors observed                             |  |  |  |
| High | Low  | High | High | No errors will be reported                     |  |  |  |
| Low  | Х    | Low  | Low  | ERR output tristate - low secured by pull down |  |  |  |

#### Table 3 Behavior at different error conditions

| Error condition         | restart behavior                          | Shuts down                  |  |  |
|-------------------------|-------------------------------------------|-----------------------------|--|--|
| Short circuit detection | Latch, reset must be performed at ENA pin | All external Power -MOSFETs |  |  |
| Under voltage           | Auto restart                              | All external Power -MOSFETs |  |  |
| Over voltage            | Latch, reset must be performed at ENA pin | All external Power -MOSFETs |  |  |



| Error condition          | restart behavior                          | Shuts down                  |  |  |
|--------------------------|-------------------------------------------|-----------------------------|--|--|
| Over temperature warning | Self clearing                             | Nothing                     |  |  |
| VCC check                | Latch, reset must be performed at ENA pin | All external Power -MOSFETs |  |  |

Note: All errors do NOT lead to sleep mode. Sleep mode is only initiated with the INH pin. The latch and restart behavior allows to distinguish between the different error types combined at the ERR signals.

Table 4 Priorisation of Errors

| Priority | Error                   |
|----------|-------------------------|
| 1        | VCC check               |
| 2        | Short circuit detection |
| 3        | Under voltage detection |
| 4        | Over voltage detection  |
| 5        | Over temperature        |

#### Reset of ERROR registers and Disable

The TLE7189F can be reset with the help of the enable pin ENA. If the ENA pin is pulled to low for a specified minimum time, the error registers are cleared and the external MOSFETs are switched off actively.

During disable only the errors under voltage shut down and over temperature warning are shown. Other errors are not displayed.

#### **5.2.8** Electrical Characteristics

#### **Electrical Characteristics - Protection and diagnostic functions**

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                         | Symbol           | Limit Values |      |      | Unit | Conditions                                                            |
|---------|---------------------------------------------------|------------------|--------------|------|------|------|-----------------------------------------------------------------------|
|         |                                                   |                  | Min.         | Тур. | Max. |      |                                                                       |
| Over to | emperature                                        | 1                |              |      |      |      |                                                                       |
| 5.2.1   | Over temperature warning                          | $T_{\rm j(OW)}$  | 135          | 155  | 175  | °C   | _                                                                     |
| 5.2.2   | Hysteresis for over temperature warning           | $dT_{\rm j(OW)}$ | _            | 20   | _    | °C   | -                                                                     |
| Short   | circuit detection                                 | 1                |              |      |      |      |                                                                       |
| 5.2.3   | Filter time of short circuit protection           | $t_{SCP(off)}$   | 8            | 12   | 16   | μs   | Default                                                               |
| 5.2.4   | Maximum duty cycle for no SCD <sup>1)</sup>       | $D_{SCDmax}$     | -            | -    | 30   | %    | f <sub>PWM</sub> =100kHz at IHx<br>or ILx and at static<br>applied SC |
| 5.2.5   | minimum duty cycle for periodic SCD <sup>1)</sup> | $D_{SCDmin}$     | 70           | _    | _    | %    | $f_{PWM}$ =100 kHz at IHx or ILx and at static applied SC             |
| 5.2.6   | Voltage range on VSCD pin to adjust the Vds limit | $V_{\sf SCDLa1}$ | 0.7          | -    | 2.5  | V    | Short circuit detection is active                                     |
| 5.2.7   | Short circuit detection level                     | $V_{SCDLa2}$     | 2.64         | _    | 3.63 | V    | Short circuit detection is active $V_{\rm SCDL}$ =3.3V                |



## **Electrical Characteristics - Protection and diagnostic functions** (cont'd)

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                                  | Symbol                  | Limit Values |      |      | Unit | Conditions                                     |
|---------|------------------------------------------------------------|-------------------------|--------------|------|------|------|------------------------------------------------|
|         |                                                            |                         | Min.         | Тур. | Max. |      |                                                |
| 5.2.8   | Short circuit disable voltage at VSCD pin                  | $V_{SCDL(dis)}$         | 4.5          | -    | 5.5  | V    | Short circuit detection is disabled            |
| 5.2.9   | Accuracy of SCD (V <sub>SCDL</sub> /V <sub>DS(off)</sub> ) | $A_{\mathrm{SC(off)1}}$ | 0.85         | _    | 1.15 | -    | $V_{\rm SCDL(off)}$ set to 1 2.5V              |
| 5.2.10  | Accuracy of SCD (V <sub>SCDL</sub> /V <sub>DS(off)</sub> ) | $A_{\rm SC(off)2}$      | 0.7          | _    | 1.3  | -    | $V_{\rm SCDL(off)}$ set to 0.7.                |
| 5.2.11  | SCDL pull up resistor                                      | $R_{SCDU}$              | _            | 400  | _    | kΩ   | Not tested                                     |
| 5.2.12  | SCDL pull down resistor                                    | $R_{SCDD}$              | _            | 160  | _    | kΩ   | Not tested                                     |
| 5.2.13  | SCDL default voltage                                       | $V_{SCDLop}$            | _            | 1.4  | _    | V    | Open pin                                       |
| Test of | short circuit detection                                    |                         |              |      | ·    | •    |                                                |
| 5.2.14  | SCDL voltage for SCD test activation                       | $V_{SCDT}$              | _            | _    | 0.4  | V    | -                                              |
| 5.2.15  | Filter time for SCD test activation                        | $t_{\sf SCDT}$          | 0.5          | 2.5  | _    | μs   | _                                              |
| 5.2.16  | VDH-SHx voltage for SCD detection in SCD test mode         | $V_{TSCD1}$             | -80          | _    | _    | mV   |                                                |
| 5.2.17  | VDH-SHx voltage with no SCD detection in SCD test mode     | $V_{TSCD2}$             | _            | _    | -350 | mV   |                                                |
| ERR pi  | ns                                                         |                         | -            |      |      |      |                                                |
| 5.2.18  | High level output voltage of ERRx                          | $V_{OHERR}$             | 4.0          | _    | 5.2  | V    | $I_{\text{Load}}$ = -0.2mA                     |
| 5.2.19  | Low level output voltage of ERRx                           | $V_{OLERR}$             | -0.1         | _    | 0.4  | V    | $I_{\text{Load}}$ = 0.2mA                      |
| 5.2.20  | ERR pull down resistor                                     | $R_{ERR}$               | 2.7          | _    | 112  | kΩ   | $V_{ERR} \!\!<\! 5.5 V; \ V_{INH} \!\!=\! low$ |
| 5.2.21  | Propagation time difference ERR1 and ERR2                  | $t_{PD(ERR)}$           | _            | _    | 200  | ns   | -                                              |
| Over- a | nd under voltage                                           |                         |              |      |      |      |                                                |
| 5.2.22  | Over voltage shut down                                     | $V_{\mathrm{OV(off)}}$  | 28           | _    | 33   | V    | _                                              |
| 5.2.23  | Over voltage filter time                                   | $t_{\sf OV}$            | 30           | _    | 60   | μs   | _                                              |
| 5.2.24  | Under voltage shut down CB1                                | $V_{UV1}$               | 7.4          | 8.2  | 9.0  | V    | CB1 to GND                                     |
| 5.2.25  | Under voltage shut down CB2                                | $V_{UV2}$               | 4.6          | _    | 6.8  | V    | CB2 to VDH                                     |
| 5.2.26  | Hysteresis of under voltage shut down on CB1 and CB2       | V <sub>HUV1,2</sub>     | _            | 1.0  | _    | V    | _                                              |
| 5.2.27  | Under voltage filter time on CB1 and CB2                   | $t_{\sf UV}$            | 3.5          | 5    | 7    | μs   | -                                              |
| Enable  | and reset                                                  | 1                       |              |      | -    |      | +                                              |
| 5.2.28  | Reset time to clear ERR registers                          | $t_{Res1}$              | 3.0          | _    | _    | μs   | -                                              |
| 5.2.29  | Low time of ENA signal without reset                       | $t_{Res0}$              | _            | _    | 1.0  | μs   | -                                              |
| 5.2.30  | ENA propagation time (for enable / disable)                | $t_{PENA}$              | _            | _    | 4.0  | μs   | -                                              |
|         | <del>-                                    </del>           | •                       |              | 1    |      |      | •                                              |



#### Electrical Characteristics - Protection and diagnostic functions (cont'd)

 $V_{\rm S}$  = 5.5 to 20V,  $T_{\rm j}$  = -40 to +150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.                                                   | Parameter                           | Symbol         |      | Limit Val | Unit | Conditions |                        |
|--------------------------------------------------------|-------------------------------------|----------------|------|-----------|------|------------|------------------------|
|                                                        |                                     |                | Min. | Тур.      | Max. |            |                        |
| 5.2.31 Return time to normal operation at auto-restart |                                     | $t_{AR}$       | -    | _         | 1.0  | μs         | _                      |
| VCC CI                                                 | neck                                |                | - 1  |           |      |            |                        |
| 5.2.32                                                 | Under voltage detection level       | $V_{\sf VCU}$  | 4.3  | _         | 4.7  | V          | $V_{VCT}$ =low         |
| 5.2.33                                                 | Over voltage detection level        | $V_{VCOI}$     | 5.3  | _         | 5.8  | V          | $V_{\rm VCT}$ =low     |
| 5.2.34                                                 | Over voltage detection level        | $V_{\sf VCOh}$ | 3.3  | _         | 4.3  | V          | $V_{ m VCT}$ =high     |
| 5.2.35                                                 | Over- and under voltage filter time | $t_{\rm VC}$   | 10   | _         | 25   | μs         | _                      |
| 5.2.36                                                 | Low level input voltage of VCT      | $V_{VCT\_LL}$  | _    | _         | 1.0  | V          | _                      |
| 5.2.37                                                 | High level input voltage of VCT     | $V_{VCT\_HL}$  | 2.0  | _         | _    | V          | _                      |
| 5.2.38                                                 | VCT pull down resistor              | $R_{VCT}$      | 27   | 45        | 63   | kΩ         | V <sub>VCT</sub> <5.5V |
| 5.2.39                                                 | Filter time for VCT test            | $t_{VCT}$      | 1.3  | 2         | 3.0  | μs         | _                      |

<sup>1)</sup> Parameters describe the behavior of the internal SCD circuit. Therefore only internal delay times are considered. In application dead-/ delay times determined by application circuit (switching times of MOSFETs, adjusted dead time) have to be considered as well.



## 5.3 Shunt Signal Conditioning

The TLE7189F incorporates three fast and precise operational amplifiers for conditioning and amplification of the shunt signals sensed in the three phases. Additionally, one reference bias buffer is integrated to provide an adjustable bias reference for the three OpAmps. The voltage divider on the VRI pin should be less than 50 k $\Omega$ , the filtering capacitor less than 1.2  $\mu$ F - if needed at all. The gain of the OpAmps is adjustable by external resistors within a range of 3 to 20 or more, as long as the band width satisfies the need of the application.

In the circuit example below VO1 provides the reference voltage  $V_{\rm VRO}$ , when the shunt voltage is zero.  $V_{\rm VRO}$  is normally half of the regulated voltage provided from an external voltage regulator for the ADC used to read the current sense signal. The additional buffer allows bi-directional current sensing and permits the adaptation of the reference bias to different  $\mu$ C I/O voltages. The reference buffer assures a stable reference voltage even in the high frequency range.

The reference bias buffer is used for all of the OpAmps. The OpAmps of the TLE7189F demonstrate low offset voltages and very little drift over temperature, thus allowing accurate phase current measurements.



Figure 4 Shunt Signal Conditioning Block Diagram



#### 5.3.1 Electrical Characteristics

## **Electrical Characteristics - Current sense signal conditioning**

 $V_{\rm S}$  = 5.5 to 20V,  $V_{\rm VSOA}$  = 5V,  $T_{\rm j}$  = -40 to +150 °C,  $f_{\rm PWM}$  < 25kHz, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                                                                                                 | Symbol                              | Limit Values |                |       | Unit | Conditions                                                                                                                        |  |
|--------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--------------|----------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------|--|
|        |                                                                                                                           |                                     | Min.         | Тур.           | Max.  |      |                                                                                                                                   |  |
| 5.3.1  | Series resistors                                                                                                          | $R_{RS}$                            | 100          | 500            | 1000  | Ω    | _                                                                                                                                 |  |
| 5.3.2  | Resistor ratio (gain ratio)                                                                                               | $R_{\mathrm{Rfb}}/R_{\mathrm{RS1}}$ | 5            | _              | 20    | _    | _                                                                                                                                 |  |
| 5.3.3  | Resistor ratio (gain ratio)                                                                                               | $R_{\mathrm{Rfb}}/R_{\mathrm{RS2}}$ | 3            | _              | 20    | -    | 1kΩ and 200pF at VOx                                                                                                              |  |
| 5.3.4  | Input differential voltage (ISPx - ISNx)                                                                                  | $V_{IDR}$                           | -800         | _              | 800   | mV   | -                                                                                                                                 |  |
| 5.3.5  | Input voltage (Both Inputs - GND) (ISP - GND) or (ISN -GND)                                                               | $V_{LL1}$                           | -800         | _              | 2200  | mV   | V <sub>S</sub> =8 20V                                                                                                             |  |
| 5.3.6  | Input voltage (Both Inputs - GND) (ISP - GND) or (ISN -GND)                                                               | $V_{LL2}$                           | -800         | -              | 1500  | mV   |                                                                                                                                   |  |
| 5.3.7  | Input offset voltage of the I-DC link OpAmp, including drift over temperature range                                       | V <sub>IO1</sub>                    | -1.58        | _              | 1.28  | mV   | $R_{\rm RS}$ =500 $\Omega$ ;<br>$V_{\rm CM}$ =0V; $V_{\rm O}$ =1.65V;<br>$V_{\rm VRI}$ =1.65V                                     |  |
| 5.3.8  | Input offset voltage of reference buffer                                                                                  | $V_{IO2}$                           | -3           | _              | 2     | mV   | -                                                                                                                                 |  |
| 5.3.9  | VRI input range                                                                                                           | $V_{RI}$                            | 1.2          | _              | 2.6   | V    | _                                                                                                                                 |  |
| 5.3.10 | Input bias current                                                                                                        | $I_{IB}$                            | -300         | _              | _     | μΑ   | $V_{\rm CM}$ =0V;<br>VOx=open                                                                                                     |  |
| 5.3.11 | Input bias current of reference buffer                                                                                    | $I_{IBRB}$                          | 0.6          | 1.4            | 2.4   | μΑ   | $V_{ m VRI}$ =1.65V                                                                                                               |  |
| 5.3.12 | High level output voltage of VOx                                                                                          | $V_{OH}$                            | 4.0          | _              | 4.5   | V    | $V_{\mathrm{VRI}}$ =1.2 2.6V; $I_{\mathrm{Ox}}$ =-3mA;                                                                            |  |
| 5.3.13 | Low level output voltage of VOx                                                                                           | $V_{OL}$                            | -0.1         | _              | 0.2   | V    | $V_{\mathrm{VRI}}$ =1.2 2.6V; $I_{\mathrm{Ox}}$ =3mA                                                                              |  |
| 5.3.14 | Output voltage of VOx                                                                                                     | $V_{OR}$                            | 1.623        | 1.65           | 1.668 | V    | $V_{\mathrm{IN(SS)}}$ =0V;<br>Gain=15;<br>$V_{\mathrm{VRI}}$ =1.65V                                                               |  |
| 5.3.15 | Output short circuit current                                                                                              | $I_{ m SC}$                         | _            | _              | -5    | mA   | short to GND                                                                                                                      |  |
| 5.3.16 | Differential input resistance <sup>1)</sup>                                                                               | $R_{RI}$                            | 100          | _              | _     | kΩ   | _                                                                                                                                 |  |
| 5.3.17 | Common mode input capacitance <sup>1)</sup>                                                                               |                                     | _            | _              | 10    | pF   | 10kHz                                                                                                                             |  |
| 5.3.18 | Common mode rejection ratio at DC CMRR = 20*Log((Vout_diff/Vin_diff) * (Vin_CM/Vout_CM))                                  | CMRR                                | 80           | _              | -     | db   | _                                                                                                                                 |  |
| 5.3.19 | Common mode suppression <sup>2)</sup> with<br>CMS = 20*Log(Vout_CM/Vin_CM)<br>Freq =100kHz<br>Freq = 1MHz<br>Freq = 10MHz | CMS                                 | _            | 62<br>43<br>33 | _     | db   | $V_{\rm IN}$ =360mV* sin(2* $\pi$ *freq*t); $R_{\rm RS}$ =500 $\Omega$ ; $R_{\rm Rfb}$ =7500 $\Omega$ ; $V_{\rm VRI}$ =1.65, 2.5V |  |



## Electrical Characteristics - Current sense signal conditioning (cont'd)

 $V_{\rm S}$  = 5.5 to 20V,  $V_{\rm VSOA}$  = 5V,  $T_{\rm j}$  = -40 to +150 °C,  $f_{\rm PWM}$  < 25kHz, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                | Symbol         | Limit Values |      |      | Unit | Conditions                                                                                                |
|--------|------------------------------------------|----------------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------------|
|        |                                          |                | Min.         | Тур. | Max. |      |                                                                                                           |
| 5.3.20 | Slew rate                                | $I_{SC}$       | -            | 10   | -    | V/µs | Gain>= 5;<br>$R_{\text{Load}}$ =1.0kΩ;<br>$C_{\text{Load}}$ =500pF                                        |
| 5.3.21 | Large signal open loop voltage gain (DC) | $A_{OL}$       | 80           | 100  | _    | dB   | -                                                                                                         |
| 5.3.22 | Unity gain bandwidth                     | GBW            | 10           | 20   | _    | MHz  | $R_{\rm Load}$ =1k $\Omega$ ;<br>$C_{\rm Load}$ =100pF                                                    |
| 5.3.23 | Phase margin <sup>1)</sup>               | $ \Phi_{M} $   | _            | 50   | -    | 0    | Gain>= 5; $R_{\rm Load} = 1 {\rm k}\Omega; \\ C_{\rm Load} = 100 {\rm pF}$                                |
| 5.3.24 | Gain margin <sup>1)</sup>                | $A_{M}$        | _            | 12   | _    | db   | $R_{\rm Load}$ =1k $\Omega$ ;<br>$C_{\rm Load}$ =100pF                                                    |
| 5.3.25 | Bandwidth                                | $BW_{G}$       | 1.6          | _    | _    | MHz  | Gain=15; $R_{\rm Load} = 1 {\rm k}\Omega;$ $C_{\rm Load} = 500 {\rm pF};$ $R_{\rm RS} = 500 {\rm \Omega}$ |
| 5.3.26 | Output settle time to 98%                | $t_{\rm set}$  | _            | 1    | 1.8  | μs   | Gain=15;                                                                                                  |
| 5.3.27 | Output rise time 10% to 90%              | $t_{Irise}$    | _            | _    | 1    | μs   | $R_{Load}$ =1k $\Omega$ ;                                                                                 |
| 5.3.28 | Output fall time 90% to 10%              | $t_{ m lfall}$ | _            | _    | 1    | μs   | $C_{ m Load}$ =500pF; 0.2< $V_{ m VO}$ < 4.0V; $R_{ m RS}$ =500 $\Omega$                                  |

<sup>1)</sup> Not subject to production test; specified by design

<sup>2)</sup> Without considering any offsets such as input offset voltage, internal miss match and assuming no tolerance error in external resistors.



**Application Description** 

## 6 Application Description

In the automotive sector there are more and more applications requiring high performance motor drives, such as electro-hydraulic or electric power steering. In these applications 3 phase motors, synchronous and asynchronous, are used, combining high output performance, low space requirements and high reliability.



Figure 5 Application Circuit - TLE7189F

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.



**Application Description** 

### 6.1 Layout Guide Lines

Please refer also to the simplified application example.

- Three separated bulk capacitors C<sub>B</sub> should be used one per half bridge
- Three separated ceramic capacitors C<sub>C</sub> should be used one per half bridge
- Each of the 3 bulk capacitors C<sub>B</sub> and each of the 3 ceramic capacitors C<sub>C</sub> should be assigned to one of the half bridges and should be placed very close to it
- The components within one half bridge should be placed close to each other: high side MOSFET, low side
  MOSFET, bulk capacitor C<sub>B</sub> and ceramic capacitor C<sub>C</sub> (C<sub>B</sub> and C<sub>C</sub> are in parallel) and the shunt resistor form
  a loop that should be as small and tight as possible. The traces should be short and wide
- The three half bridges can be separated; yet, when there is one common GND referenced shunt resistor for the three half bridges the sources of the three low side MOSFETs should be close to each other and close to the common shunt resistor
- VDH is the sense pin used for short circuit detection; VDH should be routed (via Rvdh) to the common point
  of the drains of the high side MOSFETs to sense the voltage present on drain high side
- CB2 is the buffer capacitor of charge pump 2; its negative terminal should be routed to the common point of the drains of the high side MOSFETs as well this connection should be low inductive / resistive
- Additional R-C snubber circuits (R and C in series) can be placed to attenuate/suppress oscillations during switching of the MOSFETs, there may be one or two snubber circuits per half bridge, R (several Ohm) and C (several nF) must be low inductive in terms of routing and packaging (ceramic capacitors)
- · the exposed pad on the backside of the VQFN is recommended to connect to GND



**Package Outlines** 

## 7 Package Outlines



Figure 6 PG-VQFN-48

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 8 Revision History

| Version | Date       | Changes                                                                                                                                                                                                          |  |  |
|---------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V0.1    | 2005-11    | Proposal for Target Data Sheet                                                                                                                                                                                   |  |  |
| V1.0    | 2007-02-26 | Preliminary Data Sheet                                                                                                                                                                                           |  |  |
| V2.0    | 2007-03-29 | ata Sheet                                                                                                                                                                                                        |  |  |
| V2.1    | 2007-05-30 | 5.1.25 + 26: turn on current - sign changed 5.3.10: Input bias current - sign changed 5.3.15: Output short circuit current - sign changed Description of OpAmp slightly changed Names of some parameters changed |  |  |
| V2.2    | 2016-01-28 | ackage adjustments                                                                                                                                                                                               |  |  |

Edition 2016-01-28

Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.