

## 16 A - 800 V logic level T-series Triac in D2PAK









### Product status link

T1610T-8G

| Product summary                    |       |  |
|------------------------------------|-------|--|
| I <sub>T(RMS)</sub>                | 16 A  |  |
| V <sub>DRM</sub> /V <sub>RRM</sub> | 800 V |  |
| V <sub>DSM</sub> /V <sub>RSM</sub> | 900 V |  |
| I <sub>GT</sub>                    | 10 mA |  |

#### **Features**

- 150 °C maximum junction temperature
- Three quadrants
- · High commutation on resistive loads
- Surge capability V<sub>DSM</sub>, V<sub>RSM</sub> = 900 V
- · Benefits:
  - Easy direct control by MCU thanks to low 10 mA I<sub>GT</sub>
  - Increase of thermal margin due to extended working T<sub>i</sub> up to 150 °C

### **Applications**

- · General purpose AC line load switching
- · Small home appliances with resistive loads
- Hybrid relays
- · Inrush current limiting circuits
- · Overvoltage crowbar protection

### **Description**

The SMD T1610T-8G Triac can be used for the on/off or phase angle control function in general purpose AC switching with resistive loads. A Logic level T-series Triac, the T1610T-8G can be controlled directly from an MCU with a simplified circuit. T-series triacs are optimized for high EMI constraints.

The surface mount D<sup>2</sup>PAK package enables compact SMT designs for automated manufacturing.

D<sup>2</sup>PAK package's molding compound resin is halogen-free and meets UL94 flammability standard level V0.

Package environmentally friendly Ecopack2 graded (RoHS and Halogen Free compliance).



## 1 Characteristics

Table 1. Absolute maximum ratings (limiting values),  $T_j$  = 25 °C unless otherwise specified

| Symbol                             | Parameter                                                                                    |                                                | Value | Unit             |
|------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------|-------|------------------|
| \/\/\/                             | Departitive peak off state valtage (FO GO LIP)                                               | T <sub>j</sub> = 125 °C                        | 800   | ٧                |
| V <sub>DRM</sub> /V <sub>RRM</sub> | Repetitive peak off-state voltage (50-60 Hz)                                                 | T <sub>j</sub> = 150 °C                        | 600   | V                |
| V <sub>DSM</sub> /V <sub>RSM</sub> | Non Repetitive peak off-state voltage                                                        | t <sub>p</sub> = 10 ms, T <sub>j</sub> = 25 °C | 900   | V                |
| I <sub>T(RMS)</sub>                | RMS on-state current (full sine wave)                                                        | T <sub>c</sub> = 126 °C                        | 16    | Α                |
| I <sub>TSM</sub> Non rep           | Non repetitive surge peak on-state current (full cycle, T <sub>j</sub> initial = 25          | t = 16.7 ms                                    | 126   | _                |
|                                    | °C                                                                                           | t = 20 ms                                      | 120   | Α                |
| I <sup>2</sup> t                   | I <sup>2</sup> t value for fusing                                                            | t <sub>p</sub> = 10 ms                         | 95    | A <sup>2</sup> s |
| dl/dt                              | Critical rate of rise of on-state current, $I_G = 2 \times I_{GT}$ , $tr \le 100 \text{ ns}$ | f = 100 Hz                                     | 100   | A/µs             |
| I <sub>GM</sub>                    | Peak gate current                                                                            |                                                | 4     | Α                |
| $V_{GM}$                           | Peak Gate Voltage $t_p = 20 \mu s$ , $T_j = 150  ^{\circ} C$                                 |                                                | 5     | V                |
| P <sub>G(AV)</sub>                 | Average gate power dissipation $T_j = 150 ^{\circ}\text{C}$                                  |                                                | 1     | W                |
| T <sub>stg</sub>                   | Storage junction temperature range                                                           | -40 to +150                                    | °C    |                  |
| Tj                                 | Operating junction temperature range                                                         | -40 to +150                                    | °C    |                  |

Table 2. Electrical characteristics ( $T_j$  = 25 °C, unless otherwise specified)

| Symbol                         | Test conditions                        |                         | Quadrants; T <sub>j</sub> |          | Value | Unit   |
|--------------------------------|----------------------------------------|-------------------------|---------------------------|----------|-------|--------|
| I <sub>GT</sub> <sup>(1)</sup> | $V_D = 12 \text{ V}, R_L = 30 \Omega$  |                         | 1 - 11 - 111              | Max.     | 10    | mA     |
| V <sub>GT</sub>                | $V_D = 12 \text{ V}, R_L = 30 \Omega$  |                         | 1 - 11 - 111              | Max.     | 1.3   | V      |
| V <sub>GD</sub>                | $V_D$ = 800 V, $R_L$ = 3.3 k $\Omega$  | T <sub>j</sub> = 125 °C | 1 - 11 - 111              | Min.     | 0.2   | V      |
| ı.                             | I <sub>G</sub> = 1.2 x I <sub>GT</sub> |                         | 1 - 111                   | Max.     | 20    | mA     |
| IL.                            | I <sub>G</sub> = 1.2 x I <sub>GT</sub> |                         | II                        | Max.     | 30    | mA     |
| I <sub>H</sub> <sup>(2)</sup>  | I <sub>T</sub> = 500 mA, gate open     |                         | Max.                      | 25       | mA    |        |
| dV/dt (2)                      | V <sub>D</sub> = 536 V, gate open      |                         | T <sub>j</sub> = 125 °C   | Min.     | 100   | V/µs   |
| av/at (=/                      | V <sub>D</sub> = 402 V, gate open      |                         | T <sub>j</sub> = 150 °C   | Min.     | 50    | V/µs   |
|                                | $(dV/dt)c = 0.1 V/\mu s$               |                         | T <sub>j</sub> = 125 °C   | Min.     | 9     | A/ms   |
| (dl/dt)c (2)                   |                                        |                         | T <sub>j</sub> = 150 °C   | IVIII I. | 5.4   | AVIIIS |
| (ui/ut)C (=/                   | $(dV/dt)c = 10 V/\mu s$                |                         | T <sub>j</sub> = 125 °C   | Min.     | 3     | A/ms   |
|                                |                                        |                         | T <sub>j</sub> = 150 °C   | IVIIII.  | 1.8   |        |

<sup>1.</sup> Minimum  $I_{GT}$  is guaranteed at 5% of  $I_{GT}$  max

DS12532 - Rev 3 page 2/12

<sup>2.</sup> For both polarities of A2 referenced to A1.



**Table 3. Static characteristics** 

| Symbol                             | Test conditions                                  | Tj     |        | Value | Unit |
|------------------------------------|--------------------------------------------------|--------|--------|-------|------|
| V <sub>TM</sub> <sup>(1)</sup>     | I <sub>T</sub> = 22.6 A, t <sub>p</sub> = 380 μs | 25 °C  | Max.   | 1.55  | V    |
| V <sub>TO</sub> <sup>(1)</sup>     | Threshold on-state voltage                       | 150 °C | Max.   | 0.85  | V    |
| R <sub>D</sub> <sup>(1)</sup>      | Dynamic resistance                               | 150 °C | Max.   | 34    | mΩ   |
| I <sub>DRM</sub> /I <sub>RRM</sub> | V <sub>DRM</sub> = V <sub>RRM</sub> = 800 V      | 25 °C  | Max.   | 5     | μA   |
|                                    | VDRM - VRRM - 000 V                              | 125°C  | IVIAX. | 1.0   | mA   |
|                                    | V <sub>DRM</sub> = V <sub>RRM</sub> = 600 V      | 150 °C | Max.   | 3.6   | mA   |

<sup>1.</sup> For both polarities of A2 referenced to A1.

**Table 4. Thermal resistance** 

| Symbol               | Parameter                                                                 | Value | Unit |      |      |
|----------------------|---------------------------------------------------------------------------|-------|------|------|------|
| R <sub>th(j-c)</sub> | Junction to case (AC) D <sup>2</sup> PAK                                  |       | Max. | 1.15 | °C/W |
| R <sub>th(j-a)</sub> | Junction to ambient (S <sub>CU</sub> <sup>(1)</sup> = 2 cm <sup>2</sup> ) | 45    | °C/W |      |      |

<sup>1.</sup> Scu : copper pad surface under tab, 35  $\mu m$  copper thickness on FR4 PCB.

DS12532 - Rev 3 page 3/12



### 1.1 Characteristics (curves)

Figure 1. Maximum power dissipation versus on-state RMS current



Figure 2. On-state RMS current versus case temperature



Figure 3. On-state RMS current versus ambient temperature (free air convection)



Figure 4. Relative variation of thermal impedance versus pulse duration



Figure 5. Relative variation of gate trigger voltage and current versus junction temperature (typical values)



Figure 6. Relative variation of holding current and latching current versus junction temperature (typical values)



DS12532 - Rev 3 page 4/12



Figure 7. Surge peak on-state current versus number of cycles



Figure 8. Non repetitive surge peak on-state current for a sinusoidal pulse with width tp < 10 ms



Figure 9. Relative variation of critical rate of decrease of main current versus junction temperature (typical values)



Figure 10. Relative variation of critical rate of decrease of main voltage versus junction temperature



Figure 11. On-state characteristics (maximum values)



Figure 12. Relative variation of leakage current versus junction temperature for different values of blocking voltage



DS12532 - Rev 3 page 5/12



Figure 13. Thermal resistance junction to ambient versus copper surface under tab



page 6/12 Downloaded from Arrow.com.



## 2 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 2.1 D<sup>2</sup>PAK package information

- ECOPACK2 compliant
- · Lead-free package leads finishing
- Molding compound resin is halogen-free and meets UL standard level V0



Figure 14. D<sup>2</sup>PAK package outline

(1) Resin gate is accepted in each of position shown on the drawing, or their symmetrical.

DS12532 - Rev 3 page 7/12



Table 5. D<sup>2</sup>PAK package mechanical data

|                   | Dimensions  |      |       |                       |        |        |  |
|-------------------|-------------|------|-------|-----------------------|--------|--------|--|
| Ref.              | Millimeters |      |       | Inches <sup>(1)</sup> |        |        |  |
|                   | Min.        | Тур. | Max.  | Min.                  | Тур.   | Max.   |  |
| Α                 | 4.30        |      | 4.60  | 0.1693                |        | 0.1811 |  |
| A1                | 2.49        |      | 2.69  | 0.0980                |        | 0.1059 |  |
| A2                | 0.03        |      | 0.23  | 0.0012                |        | 0.0091 |  |
| A3                |             | 0.25 |       |                       | 0.0098 |        |  |
| b                 | 0.70        |      | 0.93  | 0.0276                |        | 0.0366 |  |
| b2                | 1.25        |      | 1.7   | 0.0492                |        | 0.0669 |  |
| С                 | 0.45        |      | 0.60  | 0.0177                |        | 0.0236 |  |
| c2                | 1.21        |      | 1.36  | 0.0476                |        | 0.0535 |  |
| D                 | 8.95        |      | 9.35  | 0.3524                |        | 0.3681 |  |
| D1                | 7.50        |      | 8.00  | 0.2953                |        | 0.3150 |  |
| D2                | 1.30        |      | 1.70  | 0.0512                |        | 0.0669 |  |
| е                 |             | 2.54 |       |                       | 0.1    |        |  |
| E                 | 10.00       |      | 10.28 | 0.3937                |        | 0.4047 |  |
| E1                | 8.30        |      | 8.70  | 0.3268                |        | 0.3425 |  |
| E2                | 6.85        |      | 7.25  | 0.2697                |        | 0.2854 |  |
| G                 | 4.88        |      | 5.28  | 0.1921                |        | 0.2079 |  |
| Н                 | 15          |      | 15.85 | 0.5906                |        | 0.6240 |  |
| L                 | 1.78        |      | 2.28  | 0.0701                |        | 0.0898 |  |
| L2                | 1.19        |      | 1.40  | 0.0468                |        | 0.0551 |  |
| L3                | 1.40        |      | 1.75  | 0.0551                |        | 0.0689 |  |
| R                 |             | 0.40 |       |                       | 0.0157 |        |  |
| V2 <sup>(2)</sup> | 0°          |      | 8°    | 0°                    |        | 8°     |  |

<sup>1.</sup> Dimensions in inches are given for reference only

DS12532 - Rev 3 page 8/12

<sup>2.</sup> Degrees







Figure 16. D<sup>2</sup>PAK stencil definitions(dimensions are in mm)



DS12532 - Rev 3 page 9/12



# 3 Ordering information

Figure 17. Ordering information scheme



**Table 6. Ordering information** 

| Order code   | Marking   | Package | Weight | Base qty. | Delivery mode |               |
|--------------|-----------|---------|--------|-----------|---------------|---------------|
| T1610T-8G-TR | T1610T-8G | D2DAI/  | D2DAK  | 160       | 1000          | Tape and reel |
| T1610T-8G    | 110101-00 | D²PAK   | 1.6 g  | 50        | Tube          |               |

DS12532 - Rev 3 page 10/12



# **Revision history**

Table 7. Document revision history

| Date        | Version | Changes                                                                                                                           |
|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 03-Apr-2018 | 1       | Initial release.                                                                                                                  |
| 17-Jul-2018 | 2       | Updated Table 2. Electrical characteristics ( $T_j$ = 25 °C, unless otherwise specified).                                         |
| 29-Oct-2020 | 3       | Updated Table 5 and added Figure 13. Thermal resistance junction to ambient versus copper surface under tab.  Minor text changes. |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

DS12532 - Rev 3 page 12/12