

## STG75M120F3D8

# 1200 V, 75 A trench gate field-stop M series low loss IGBT die in D8 packing

Datasheet - production data



#### **Features**

- 10 μs of short-circuit withstand time
- Low  $V_{CE(sat)} = 1.85 \text{ V (typ.)} @ I_C = 75 \text{ A}$
- Positive V<sub>CE(sat)</sub> temperature coefficient
- Tight parameter distribution
- Maximum junction temperature: T<sub>J</sub> = 175 °C

#### **Applications**

- Motor control
- Industrial drives
- PFC
- UPS
- Solar
- General purpose inverter

#### Description

This device is an IGBT developed using an advanced proprietary trench gate field-stop structure. The device is part of the M series IGBTs, which represent an optimal balance between inverter system performance and efficiency where low-loss and short-circuit functionality are essential. Furthermore, the positive  $V_{\text{CE(sat)}}$  temperature coefficient and tight parameter distribution result in safer paralleling operation.

Table 1: Device summary

| Order code    | V <sub>CE</sub> | Icn  | Die size                    | Packing |
|---------------|-----------------|------|-----------------------------|---------|
| STG75M120F3D8 | 1200 V          | 75 A | 8.03 x 9.36 mm <sup>2</sup> | D8      |

March 2017 DocID027618 Rev 3 1/9

Contents STG75M120F3D8

## Contents

| 1 | Mechan   | nical parameters                 | 3 |
|---|----------|----------------------------------|---|
| 2 |          | cal ratings                      |   |
|   | 2.1      | Absolute maximum ratings         | 4 |
|   | 2.2      | Electrical characteristics       |   |
| 3 | Die laye | out                              | 6 |
| 4 |          | nal information                  |   |
|   | 4.1      | Additional testing and screening | 7 |
|   | 4.2      | Shipping                         | 7 |
|   | 4.3      | Handling                         | 7 |
|   | 4.4      | Wafer/die storage                | 7 |
| 5 | Revisio  | on history                       | 8 |



Downloaded from Arrow.com.

# 1 Mechanical parameters

**Table 2: Mechanical parameters** 

| Symbol                       |              | Value                   | Unit                |
|------------------------------|--------------|-------------------------|---------------------|
| Die size including scri      | be line      | 8.03 x 9.36             | mm²                 |
| Die thickness                |              | 110                     | μm                  |
| Front side passivat          | tion         | Silicone r              | nitride             |
| Emitter pad size including g | ate pad (x2) | 7.00 x 4.03             | mm²                 |
| Gate pad size                |              | 1.61 x 1.01             | mm²                 |
| Frant side matellization     | composition  | AlCu                    |                     |
| Front side metallization     | thickness    | 4.5                     | μm                  |
| Dook aide metallination      | composition  | AI/Ti/Ni                | V/Ag                |
| Back side metallization      | thickness    | 0.65                    | μm                  |
| Die bond                     |              | Electrically conductive | glue or soft solder |
| Recommended wire bonding     |              | ≤500                    | μm                  |



Electrical ratings STG75M120F3D8

## 2 Electrical ratings

## 2.1 Absolute maximum ratings

Table 3: Absolute maximum ratings (T<sub>J</sub> = 25 °C unless otherwise specified)

| Symbol                            | Parameter                                                                                                                                      | Value | Unit |  |  |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|--|--|
| Vces                              | Collector-emitter voltage (V <sub>GE</sub> = 0 V)                                                                                              | 1200  | V    |  |  |
| $V_{GE}$                          | Gate-emitter voltage                                                                                                                           | ±20   | V    |  |  |
| I <sub>CN</sub> <sup>(1)</sup>    | Continuous collector current at T = 100 °C 7                                                                                                   |       | Α    |  |  |
| I <sub>CP</sub> <sup>(1)(2)</sup> | Pulsed collector current, tp limited by T <sub>Jmax</sub>                                                                                      | 225   | Α    |  |  |
| tsc <sup>(3)</sup>                | Short -circuit withstand time<br>V <sub>CC</sub> = 600 V, V <sub>GE</sub> = 15 V, V <sub>CE(peak)</sub> ≤ 1200 V, T <sub>Jstart</sub> ≤ 150 °C |       | μs   |  |  |
| TJ                                | Operating junction temperature range -55 to 179                                                                                                |       | ç    |  |  |

#### Notes:

#### 2.2 Electrical characteristics

Table 4: Static characteristics (tested on wafer unless otherwise specified)

| Symbol                                     | Parameter                            | Test conditions                                   | Min. | Тур. | Max. | Unit |
|--------------------------------------------|--------------------------------------|---------------------------------------------------|------|------|------|------|
| V <sub>(BR)CES</sub>                       | Collector-emitter breakdown voltage  | I <sub>C</sub> = 1 mA, V <sub>GE</sub> = 0 V      | 1200 |      |      | V    |
| V <sub>CE(sat)</sub>                       | Collector-emitter saturation voltage | V <sub>GE</sub> = 15 V, I <sub>C</sub> = 15 A     |      |      | 1.7  | ٧    |
| V <sub>GE(th)</sub> Gate threshold voltage |                                      | $V_{CE} = V_{GE}$ , $I_C = 1 \text{ mA}$          | 5    | 6    | 7    | V    |
| Ices Collector cut-off current             |                                      | V <sub>GE</sub> = 0 V, V <sub>CE</sub> = 1200 V   |      |      | 100  | μΑ   |
| IGES                                       | Gate-emitter leakage current         | $V_{CE} = 0 \text{ V}, V_{GE} = \pm 20 \text{ V}$ |      |      | ±500 | μA   |

Table 5: Electrical characteristics (not tested at chip level, verified by design/characterization)

| Symbol                           | Parameter                    | Test conditions                                                                       | Min. | Тур. | Max. | Unit |
|----------------------------------|------------------------------|---------------------------------------------------------------------------------------|------|------|------|------|
|                                  | Collector-emitter saturation | V <sub>GE</sub> = 15 V, I <sub>C</sub> = 75 A                                         | ı    | 1.85 | 2.3  | V    |
| V <sub>CE(sat)</sub>             | voltage                      | V <sub>GE</sub> = 15 V, I <sub>C</sub> = 75 A,<br>T <sub>J</sub> = 150 °C             | 1    | 2.15 |      | V    |
| Rg                               | Intrinsic gate resistance    | f = 1 MHz                                                                             | -    | 5    |      | Ω    |
| Cies                             | Input capacitance            |                                                                                       | ı    | 4700 |      | pF   |
| Coes                             | Output capacitance           | V <sub>CE</sub> = 25 V, f = 1 MHz,<br>V <sub>GF</sub> = 0 V                           | -    | 350  |      | pF   |
| Cres                             | Reverse transfer capacitance | VGL — V                                                                               | -    | 190  |      | pF   |
| Q <sub>g</sub> Total gate charge |                              | $V_{CC} = 960 \text{ V}, I_{C} = 75 \text{ A}, V_{GE} = -15 \text{ to } 15 \text{ V}$ | 1    | 350  |      | nC   |

DocID027618 Rev 3

<sup>&</sup>lt;sup>(1)</sup>Nominal collector current for die packaged in ST power module solution. Current level depends on the assembly thermal properties and is limited by maximum junction temperature.

 $<sup>^{(2)}</sup>$ Pulse width is limited by maximum junction temperature.

<sup>(3)</sup>Not tested at chip level, verified by design/characterization.

STG75M120F3D8 Electrical ratings

Table 6: Switching characteristics on inductive load

| Symbol               | Parameter                 | Test conditions                                                                                    | Min. | Тур. | Max. | Unit |
|----------------------|---------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>   | Turn-on delay time        |                                                                                                    | -    | 168  | -    | ns   |
| tr                   | Current rise time         |                                                                                                    | ı    | 45   | -    | ns   |
| t <sub>d(off)</sub>  | Turn-off-delay time       | $V_{CC} = 600 \text{ V}, I_{C} = 75 \text{ A},$<br>$V_{GE} = \pm 15 \text{ V}, R_{G} = 6.8 \Omega$ | -    | 229  | -    | ns   |
| tf                   | Current fall time         | VGE - ±10 V, NG - 0.0 12                                                                           | -    | 103  | -    | ns   |
| E <sub>off</sub> (1) | Turn-off switching energy |                                                                                                    | -    | 4.2  | -    | mJ   |
| t <sub>d(on)</sub>   | Turn-on delay time        |                                                                                                    | -    | 168  | -    | ns   |
| tr                   | Current rise time         | Vcc = 600 V, Ic = 75 A,                                                                            | -    | 49   | -    | ns   |
| t <sub>d(off)</sub>  | Turn-off-delay time       | $V_{GE} = \pm 15 \text{ V}, R_{G} = 6.8 \Omega,$                                                   | -    | 229  | -    | ns   |
| tf                   | Current fall time         | T <sub>J</sub> = 150 °C                                                                            | -    | 168  | -    | ns   |
| E <sub>off</sub> (1) | Turn-off switching energy |                                                                                                    | -    | 5.7  | -    | mJ   |

#### Notes:

 $<sup>\</sup>ensuremath{^{(1)}}\xspace$  Including the tail of the collector current.



The aforementioned values are not tested at chip level and are strongly dependent on the package/module design and the mounting technology.

Die layout STG75M120F3D8

# 3 Die layout

Figure 1: Die drawing (dimensions are in mm)



Table 7: Die delivery

| 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                                                                                                                                                                                                                                                                                                                                                            |         |  |  |  |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| Package option                          | Test condition                                                                                                                                                                                                                                                                                                                                             | Picture |  |  |  |
| D8                                      | The 8 inches wafer is tested, inked and cut: the dice are picked up and submitted to automatic visual inspection on the back side. The dice are tested and submitted again to visual inspection on both top and back sides. Finally, the dice are placed into a reel pocket, submitted again to a top side visual inspection and sealed with a cover tape. |         |  |  |  |

STG75M120F3D8 Additional information

#### 4 Additional information

#### 4.1 Additional testing and screening

For customers requiring product supplied as known good die (KGD) or requiring specific die level testing (i.e. for dynamic and switching characterization), please contact the local ST sales office.

If KGD is requested, the shipping delivery is D8.

## 4.2 Shipping

Several shipping options are offered, consult the local ST sales office for availability:

- Die on film sticky foil suffix on sales type D7
- Carrier tape suffix on sales type D8

## 4.3 Handling

- Products must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Products must be handled only in a class 1000 or better-designated clean room environment.
- Singular die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

## 4.4 Wafer/die storage

Once the packaging is opened, the wafer must be stored in a dry, inert atmosphere, such as nitrogen.

Optimum temperature for storage is 18 °C ±2 °C with as few variations as possible to avoid parasitic polymerization of the adhesive. Sawn wafers must be processed within 12 weeks after receipt by customer.

After the customer opens the package, the customer is responsible for the products.



Revision history STG75M120F3D8

# 5 Revision history

**Table 8: Document revision history** 

| Date        | Revision                                                                                                                                                                                        | Changes         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| 16-Mar-2015 | 1                                                                                                                                                                                               | Initial release |
| 12-Sep-2016 | Updated Section 4.4: Wafer/die storage.  Minor text changes  Datasheet status promoted from preliminary to production data.  Updated title, features, description and applications on cover pag |                 |
| 30-Mar-2017 |                                                                                                                                                                                                 |                 |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

