

# N-channel 650 V, 215 m $\Omega$ typ., 15 A MDmesh M5 Power MOSFET in a PowerFLAT 5x6 HV package



PowerFLAT 5x6 HV



#### **Features**

| Order code | V <sub>DS</sub> | R <sub>DS(on)</sub> max. | I <sub>D</sub> |
|------------|-----------------|--------------------------|----------------|
| STL18N65M5 | 650 V           | 240 mΩ                   | 15 A           |

- Extremely low R<sub>DS(on)</sub>
- · Low gate charge and input capacitance
- · Excellent switching performance
- 100% avalanche tested

#### **Applications**

· Switching applications

#### **Description**

lectronics sales office

This device is an N-channel Power MOSFET based on the MDmesh M5 innovative vertical process technology combined with the well-known PowerMESH horizontal layout. The resulting product offers extremely low on-resistance, making it particularly suitable for applications requiring high power and superior efficiency.



# Product status link STL18N65M5

| Product summary |                  |  |
|-----------------|------------------|--|
| Order code      | STL18N65M5       |  |
| Marking         | 18N65M5          |  |
| Package         | PowerFLAT 5x6 HV |  |
| Packing         | Tape and reel    |  |



## 1 Electrical ratings

Table 1. Absolute maximum ratings

| Symbol                         | Parameter                                                                                    | Value      | Unit |
|--------------------------------|----------------------------------------------------------------------------------------------|------------|------|
| V <sub>GS</sub>                | V <sub>GS</sub> Gate-source voltage                                                          |            | V    |
| I <sub>D</sub> <sup>(1)</sup>  | Drain current (continuous) at T <sub>C</sub> = 25 °C                                         | 15         |      |
| ID()                           | Drain current (continuous) at T <sub>C</sub> = 100 °C                                        | 9.4        | Α    |
| I <sub>DM</sub> <sup>(2)</sup> | Drain current (pulsed)                                                                       | 60         | Α    |
| Ртот                           | Total power dissipation at T <sub>C</sub> = 25 °C                                            | 57         | W    |
| I <sub>AR</sub>                | Avalanche current, repetitive or not repetitive (pulse width limited by T <sub>J</sub> max.) | 4          | Α    |
| E <sub>AS</sub>                | Single pulse avalanche energy (starting $T_J = 25$ °C, $I_D = I_{AR}$ , $V_{DD} = 50$ V)     | 210        | mJ   |
| dv/dt <sup>(3)</sup>           | Peak diode recovery voltage slope                                                            | 15         | V/ns |
| T <sub>stg</sub>               | Storage temperature range                                                                    | -55 to 150 | °C   |
| T <sub>J</sub>                 | Operating junction temperature range                                                         | -55 to 150 | °C   |

- 1.  $I_D$  is limited by package.
- 2. Pulse width is limited by safe operating area.
- 3.  $I_{SD} \le 15$  A,  $di/dt \le 400$  A/ $\mu$ s,  $V_{DS}$  (peak)  $< V_{(BR)DSS}$ ,  $V_{DD} = 400$  V.

Table 2. Thermal data

| Symbol                           | Parameter                             | Value | Unit |
|----------------------------------|---------------------------------------|-------|------|
| R <sub>thJC</sub>                | Thermal resistance, junction-to-case  | 2.2   | °C/W |
| R <sub>thJB</sub> <sup>(1)</sup> | Thermal resistance, junction-to-board | 59    | °C/W |

1. When mounted on an 1-inch² FR-4, 2oz Cu board.

DS9244 - Rev 3 page 2/15



### 2 Electrical characteristics

 $T_C$  = 25 °C unless otherwise specified.

Table 3. On/off states

| Symbol               | Parameter                         | Test conditions                                                                        | Min. | Тур. | Max. | Unit |
|----------------------|-----------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | $V_{GS} = 0 \text{ V}, I_D = 1 \text{ mA}$                                             | 650  |      |      | V    |
| lass                 | Zero gate voltage drain current   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V                                         |      |      | 1    |      |
| I <sub>DSS</sub>     |                                   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 650 V, T <sub>C</sub> = 125 °C <sup>(1)</sup> |      |      | 100  | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = ±25 V                                         |      |      | ±100 | nA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | $V_{DS} = V_{GS}$ , $I_{D} = 250 \mu A$                                                | 3    | 4    | 5    | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 7.5 A                                         |      | 215  | 240  | mΩ   |

<sup>1.</sup> Specified by design, not tested in production.

**Table 4. Dynamic** 

| Symbol                            | Parameter                             | Test conditions                                        | Min. | Тур. | Max. | Unit |
|-----------------------------------|---------------------------------------|--------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                  | Input capacitance                     |                                                        | -    | 1240 | -    | pF   |
| C <sub>oss</sub>                  | Output capacitance                    |                                                        | -    | 32   | -    | pF   |
| C <sub>rss</sub>                  | Reverse transfer capacitance          |                                                        | -    | 3    | -    | pF   |
| C <sub>o(tr)</sub> <sup>(1)</sup> | Equivalent capacitance time related   | $V_{DS}$ = 0 to 520 V, $V_{GS}$ = 0 V                  | -    | 99   | -    | pF   |
| C <sub>o(er)</sub> <sup>(2)</sup> | Equivalent capacitance energy related |                                                        | -    | 30   | -    | pF   |
| $R_{G}$                           | Intrinsic gate resistance             | f = 1 MHz, I <sub>D</sub> = 0 A                        | -    | 3    | -    | Ω    |
| Qg                                | Total gate charge                     | V <sub>DD</sub> = 520 V, I <sub>D</sub> = 7.5 A        | -    | 31   | -    | nC   |
| Q <sub>gs</sub>                   | Gate-source charge                    | V <sub>GS</sub> = 0 to 10 V                            | -    | 8    | -    | nC   |
| Q <sub>gd</sub>                   | Gate-drain charge                     | (see Figure 15. Test circuit for gate charge behavior) | _    | 14   | -    | nC   |

C<sub>O(tr)</sub> is an equivalent capacitance that provides the same charging time as C<sub>OSS</sub> while V<sub>DS</sub> is rising from 0 V to the stated value.

Table 5. Switching times

| Symbol              | Parameter          | Test conditions                                                                    | Min. | Тур. | Max. | Unit |
|---------------------|--------------------|------------------------------------------------------------------------------------|------|------|------|------|
| t <sub>d(v)</sub>   | Voltage delay time | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 9.5 A,                                   | -    | 36   | -    | ns   |
| t <sub>r(v)</sub>   | Voltage rise time  | $R_G = 4.7 \Omega$ , $V_{GS} = 10 V$                                               | -    | 7    | -    | ns   |
| t <sub>f(i)</sub>   | Current fall time  | (see Figure 16. Test circuit for inductive load switching and diode recovery times | -    | 9    | -    | ns   |
| t <sub>c(off)</sub> | Crossing time      | and Figure 19. Switching time waveform)                                            | -    | 11   | -    | ns   |

DS9244 - Rev 3 page 3/15

<sup>2.</sup>  $C_{o(er)}$  is an equivalent capacitance that provides the same stored energy as  $C_{oss}$  while  $V_{DS}$  is rising from 0 V to the stated value.



Table 6. Source-drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub> <sup>(1)</sup>  | Source-drain current          |                                                                                     | -    |      | 15   | Α    |
| I <sub>SDM</sub> <sup>(2)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 60   | Α    |
| V <sub>SD</sub> <sup>(3)</sup>  | Forward on voltage            | I <sub>SD</sub> = 15 A, V <sub>GS</sub> = 0 V                                       | -    |      | 1.5  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 15 A, di/dt = 100 A/μs,                                           | -    | 290  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 100 V                                                             | -    | 3.4  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16. Test circuit for inductive load switching and diode recovery times) | -    | 23.5 |      | Α    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 15 A, di/dt = 100 A/μs,                                           | -    | 352  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 100 V, T <sub>J</sub> = 150 °C                                    | -    | 4    |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16. Test circuit for inductive load switching and diode recovery times) | -    | 24   |      | Α    |

- 1. I<sub>SD</sub> is limited by package.
- 2. Pulse width is limited by safe operating area.
- 3. Pulsed: pulse duration = 300 µs, duty cycle 1.5%.

DS9244 - Rev 3 page 4/15



### 2.1 Electrical characteristics (curves)













DS9244 - Rev 3 page 5/15



Figure 7. Typical capacitance characteristics



Figure 8. Typical output capacitance stored energy



Figure 9. Normalized gate threshold voltage vs temperature



Figure 10. Normalized on-resistance vs temperature



Figure 11. Normalized breakdown voltage vs temperature



Figure 12. Typical reverse diode forward characteristics



DS9244 - Rev 3 page 6/15





DS9244 - Rev 3 page 7/15



#### 3 Test circuits

Figure 14. Test circuit for resistive load switching times

Figure 16. Test circuit for inductive load switching and diode recovery times

AM01468v1



Figure 17. Unclamped inductive load test circuit

Figure 18. Unclamped inductive waveform





DS9244 - Rev 3 page 8/15



## 4 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

### 4.1 PowerFLAT 5x6 HV package information

Resin protrusion

PIN #1 ID

BOTTOM VIEW

SEATING
PLANE

SIDE VIEW

Figure 20. PowerFLAT 5x6 HV package outline



8368143\_Rev\_4



Table 7. PowerFLAT 5x6 HV mechanical data

| Dim.   | mm   |      |      |  |  |
|--------|------|------|------|--|--|
| Dilli. | Min. | Тур. | Max. |  |  |
| Α      | 0.80 |      | 1.00 |  |  |
| A1     | 0.02 |      | 0.05 |  |  |
| A2     |      | 0.25 |      |  |  |
| b      | 0.30 |      | 0.50 |  |  |
| С      | 5.60 | 5.80 | 6.00 |  |  |
| D      | 5.10 | 5.20 | 5.30 |  |  |
| D2     | 4.30 | 4.40 | 4.50 |  |  |
| D4     | 4.60 | 4.80 | 5.00 |  |  |
| E      | 6.05 | 6.15 | 6.25 |  |  |
| E1     | 3.50 | 3.60 | 3.70 |  |  |
| E2     | 3.10 | 3.20 | 3.30 |  |  |
| E4     | 0.40 | 0.50 | 0.60 |  |  |
| E5     | 0.10 | 0.20 | 0.30 |  |  |
| E7     | 0.40 | 0.50 | 0.60 |  |  |
| е      |      | 1.27 |      |  |  |
| L      | 0.50 | 0.55 | 0.60 |  |  |
| К      | 1.90 | 2.00 | 2.10 |  |  |

Figure 21. PowerFLAT 5x6 HV recommended footprint (dimensions are in mm)



8368143\_Rev\_4\_footprint

DS9244 - Rev 3

Downloaded from Arrow.com.



### 4.2 PowerFLAT 5x6 packing information

Figure 22. PowerFLAT 5x6 tape (dimensions are in mm)



| Ao | 6.30 +/- 0.1  |
|----|---------------|
| Во | 5.30 +/- 0.1  |
| Ko | 1.20 +/- 0.1  |
| F  | 5.50 +/- 0.1  |
| P1 | 8.00 +/- 0.1  |
| W  | 12.00 +/- 0.3 |

- (I) Measured from centreline of sprocket hole to centreline of pocket.
- (II) Cumulative tolerance of 10 sprocket holes is ±0.20.
- (III) Measured from centreline of sprocket hole to centreline of pocket

Base and bulk quantity 3000 pcs All dimensions are in millimeters

8234350\_Tape\_rev\_C

Figure 23. PowerFLAT 5x6 package orientation in carrier tape



DS9244 - Rev 3 page 11/15



PART NO.

R25.00

R25.

Figure 24. PowerFLAT 5x6 reel

8234350\_Reel\_rev\_C

DS9244 - Rev 3 page 12/15



## **Revision history**

**Table 8. Document revision history** 

| Date          | Version | Changes                                                       |
|---------------|---------|---------------------------------------------------------------|
| 24-Apr-2013   | 1       | First release.                                                |
| 26-Jun-2013   | 2       | - Modified: Figure 6, 15, 16, 17, 18.                         |
| 20-0011-2013  | 2       | - Minor text changes.                                         |
|               | 3       | Updated title, Features and Internal schematic on cover page. |
| 08-Mar-2022   |         | Updated Table 1. Absolute maximum ratings.                    |
| 00-IVIAI-2022 |         | Updated Section 4 Package information.                        |
|               |         | Minor text changes.                                           |



### **Contents**

| 1   | Elec  | trical ratings                       | 2  |
|-----|-------|--------------------------------------|----|
| 2   | Elec  | trical characteristics               | 3  |
|     | 2.1   | Electrical characteristics (curves)  | 5  |
| 3   | Test  | circuits                             | 8  |
| 4   | Pack  | kage information                     | 9  |
|     | 4.1   | PowerFLAT 5x6 HV package information | 9  |
|     | 4.2   | PowerFLAT 5x6 packing information    | 11 |
| Rev | ision | history                              | 13 |



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DS9244 - Rev 3 page 15/15