# STD15N60M2-EP



TAB

G(1)

DPAK

D(2, TAB)

S(3)

### Datasheet

## N-channel 600 V, 0.340 Ω typ., 11 A MDmesh™ M2 EP Power MOSFET in a DPAK package

### **Features**

| Order code       | V <sub>DS</sub> @ T <sub>Jmax</sub> | R <sub>DS(on)</sub> max. | ا <sub>D</sub> |
|------------------|-------------------------------------|--------------------------|----------------|
| STD15N60M2-EP    | 650 V                               | 0.378 Ω                  | 11 A           |
| Extromoly low or |                                     |                          |                |

Extremely low gate charge

- Excellent output capacitance (COSS) profile
- Very low turn-off switching losses
- 100% avalanche tested
- Zener-protected

### **Applications**

- Switching applications
- Tailored for very high frequency converters (f > 150 kHz)

### **Description**

This device is an N-channel Power MOSFET developed using MDmesh™ M2 enhanced performance (EP) technology. Thanks to its strip layout and an improved vertical structure, the device exhibits low on-resistance, optimized switching characteristics with very low turn-off switching losses, rendering it suitable for the most demanding very high frequency converters.

| Product status           |               |  |  |  |
|--------------------------|---------------|--|--|--|
| STD15N60M2-EP            |               |  |  |  |
| Product summary          |               |  |  |  |
| Order code STD15N60M2-EF |               |  |  |  |
| Marking                  | 15N60M2EP     |  |  |  |
| Package                  | DPAK          |  |  |  |
| Packing                  | Tape and reel |  |  |  |

| Product status           |               |  |  |  |  |
|--------------------------|---------------|--|--|--|--|
| STD15N                   | STD15N60M2-EP |  |  |  |  |
| Product summary          |               |  |  |  |  |
| Order code STD15N60M2-EP |               |  |  |  |  |
| Marking                  | 15N60M2EP     |  |  |  |  |
| Package                  | DPAK          |  |  |  |  |
| Packing                  | Tape and reel |  |  |  |  |

# 1 Electrical ratings

| Table 1 | Absolute | maximum | ratings |
|---------|----------|---------|---------|
|---------|----------|---------|---------|

| Symbol                         | Parameter                                             | Value                      | Unit      |
|--------------------------------|-------------------------------------------------------|----------------------------|-----------|
| V <sub>GS</sub>                | Gate-source voltage                                   | ±25                        | V         |
| Ι <sub>D</sub>                 | Drain current (continuous) at $T_C$ = 25 °C           | 11                         | Α         |
| Ι <sub>D</sub>                 | Drain current (continuous) at T <sub>C</sub> = 100 °C | 7                          | А         |
| I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed)                                | 44                         | Α         |
| P <sub>TOT</sub>               | Total dissipation at $T_C$ = 25 °C                    | 110                        | W         |
| dv/dt <sup>(2)</sup>           | Peak diode recovery voltage slope                     | 15                         | V/ns      |
| dv/dt <sup>(3)</sup>           | MOSFET dv/dt ruggedness                               | 50                         | V/ns      |
| T <sub>stg</sub>               | Storage temperature range                             | EE to 150                  | <b>3°</b> |
| Tj                             | Operating junction temperature range                  | 11<br>7<br>44<br>110<br>15 |           |

1. Pulse width limited by safe operating area.

2.  $I_{SD} \leq 11 \text{ A}$ ,  $di/dt \leq 400 \text{ A}/\mu s$ ,  $V_{DS peak} < V_{(BR)DSS}$ ,  $V_{DD} = 400 \text{ V}$ .

3.  $V_{DS} \leq 480 V$ 

#### Table 2. Thermal data

| Symbol                              | Parameter                        | Value | Unit |
|-------------------------------------|----------------------------------|-------|------|
| R <sub>thj-case</sub>               | Thermal resistance junction-case | 1.14  | °C/W |
| R <sub>thj-pcb</sub> <sup>(1)</sup> | Thermal resistance junction-pcb  | 50    | °C/W |

1. When mounted on FR-4 board of 1 inch<sup>2</sup>, 2 oz Cu

#### Table 3. Avalanche characteristics

| Symbol          | Parameter                                                                                                                  | Value | Unit |
|-----------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|
| I <sub>AR</sub> | Avalanche current, repetitive or not repetitive (pulse width limited by $T_{j\text{max}}$ )                                | 2.8   | А    |
| E <sub>AS</sub> | Single pulse avalanche energy (starting T <sub>j</sub> = 25 °C, I <sub>D</sub> = I <sub>AR</sub> , V <sub>DD</sub> = 50 V) | 125   | mJ   |

## 2 Electrical characteristics

### $T_C$ = 25 °C unless otherwise specified

| Symbol               | Parameter                         | Test conditions                                                             | Min. | Тур.  | Max.  | Unit |
|----------------------|-----------------------------------|-----------------------------------------------------------------------------|------|-------|-------|------|
| V <sub>(BR)DSS</sub> | Drain-source breakdown voltage    | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 1 mA                                | 600  |       |       | V    |
|                      |                                   | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 600 V                              |      |       | 1     | μA   |
| I <sub>DSS</sub>     | Zero gate voltage drain current   | $V_{GS}$ = 0 V, $V_{DS}$ = 600 V,<br>T <sub>C</sub> = 125 °C <sup>(1)</sup> |      |       | 100   | μA   |
| I <sub>GSS</sub>     | Gate-body leakage current         | $V_{DS}$ = 0 V, $V_{GS}$ = ±25 V                                            |      |       | ±10   | μA   |
| V <sub>GS(th)</sub>  | Gate threshold voltage            | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250 μA                 | 3.25 | 4     | 4.75  | V    |
| R <sub>DS(on)</sub>  | Static drain-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 5.5 A                              |      | 0.340 | 0.378 | Ω    |

#### Table 4. On/off states

1. Defined by design, not subject to production test.

#### Table 5. Dynamic

| Symbol                              | Parameter                     | Test conditions                                        | Min. | Тур. | Max. | Unit |
|-------------------------------------|-------------------------------|--------------------------------------------------------|------|------|------|------|
| C <sub>iss</sub>                    | Input capacitance             |                                                        | -    | 590  | -    | pF   |
| C <sub>oss</sub>                    | Output capacitance            | $V_{DS}$ = 100 V, f = 1 MHz, $V_{GS}$ = 0 V            | -    | 30   | -    | pF   |
| C <sub>rss</sub>                    | Reverse transfer capacitance  |                                                        | -    | 1.1  | -    | pF   |
| C <sub>oss eq.</sub> <sup>(1)</sup> | Equivalent output capacitance | $V_{DS}$ = 0 to 480 V, $V_{GS}$ = 0 V                  | -    | 148  | -    | pF   |
| R <sub>G</sub>                      | Intrinsic gate resistance     | f = 1 MHz, I <sub>D</sub> = 0 A                        | -    | 7    | -    | Ω    |
| Qg                                  | Total gate charge             | V <sub>DD</sub> = 480 V, I <sub>D</sub> = 11 A,        | -    | 17   | -    | nC   |
| Q <sub>gs</sub>                     | Gate-source charge            | $V_{GS}$ = 0 to 10 V                                   | -    | 3.1  | -    | nC   |
| Q <sub>gd</sub>                     | Gate-drain charge             | (see Figure 15. Test circuit for gate charge behavior) | -    | 7.3  | -    | nC   |

1. C<sub>oss eq.</sub> is defined as a constant equivalent capacitance giving the same charging time as C<sub>oss</sub> when V<sub>DS</sub> increases from 0 to 80% V<sub>DSS</sub>.

### Table 6. Switching energy

| Symbol             | Parameter                         | Test conditions                                  | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------|--------------------------------------------------|------|------|------|------|
|                    |                                   | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 1.5 A, | _    | 4.7  |      | μJ   |
| E. m               | Turn-off energy                   | $R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V           | -    | 4.7  | -    | μυ   |
| E <sub>(off)</sub> | (from 90% $V_{GS}$ to 0% $I_{D})$ | V <sub>DD</sub> = 400 V, I <sub>D</sub> = 3.5 A, |      | 5.0  |      |      |
|                    |                                   | $R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V           | -    | 5.2  | -    | μJ   |

### Table 7. Switching times

| Symbol              | Parameter           | Test conditions                                                     | Min. | Тур. | Max. | Unit |
|---------------------|---------------------|---------------------------------------------------------------------|------|------|------|------|
| t <sub>d(on)</sub>  | Turn-on delay time  | V <sub>DD</sub> = 300 V, I <sub>D</sub> = 5.5 A,                    | -    | 11   | -    | ns   |
| t <sub>r</sub>      | Rise time           | $R_G$ = 4.7 $\Omega$ , $V_{GS}$ = 10 V                              | -    | 10   | -    | ns   |
| t <sub>d(off)</sub> | Turn-off delay time | (see Figure 14. Test circuit for resistive load switching times and | -    | 40   | -    | ns   |
| t <sub>f</sub>      | Fall time           | Figure 19. Switching time waveform)                                 | -    | 15   | -    | ns   |

#### Table 8. Source drain diode

| Symbol                          | Parameter                     | Test conditions                                                                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>SD</sub>                 | Source-drain current          |                                                                                     | -    |      | 11   | А    |
| I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) |                                                                                     | -    |      | 44   | А    |
| $V_{SD}^{(2)}$                  | Forward on voltage            | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 11 A                                       | -    |      | 1.6  | V    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 11 A, di/dt = 100 A/µs,                                           | -    | 280  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V                                                              | -    | 2.7  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16. Test circuit for inductive load switching and diode recovery times) | -    | 19.5 |      | А    |
| t <sub>rr</sub>                 | Reverse recovery time         | I <sub>SD</sub> = 11 A, di/dt = 100 A/µs,                                           | -    | 400  |      | ns   |
| Q <sub>rr</sub>                 | Reverse recovery charge       | V <sub>DD</sub> = 60 V, T <sub>j</sub> = 150 °C                                     | -    | 3.8  |      | μC   |
| I <sub>RRM</sub>                | Reverse recovery current      | (see Figure 16. Test circuit for inductive load switching and diode recovery times) | -    | 19   |      | А    |

1. Pulse width is limited by safe operating area.

2. Pulsed: pulse duration =  $300 \ \mu$ s, duty cycle 1.5%

### 2.1 Electrical characteristics (curves)













57













Downloaded from Arrow.com.







## 3 Test circuits









# 4 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.

### 4.1 DPAK (TO-252) type A

57

### Figure 20. DPAK (TO-252) type A2 package outline





0068772\_type-A2\_rev25

| Dim. | mm    |       |       |  |
|------|-------|-------|-------|--|
|      | Min.  | Тур.  | Max.  |  |
| А    | 2.20  |       | 2.40  |  |
| A1   | 0.90  |       | 1.10  |  |
| A2   | 0.03  |       | 0.23  |  |
| b    | 0.64  |       | 0.90  |  |
| b4   | 5.20  |       | 5.40  |  |
| С    | 0.45  |       | 0.60  |  |
| c2   | 0.48  |       | 0.60  |  |
| D    | 6.00  |       | 6.20  |  |
| D1   | 4.95  | 5.10  | 5.25  |  |
| E    | 6.40  |       | 6.60  |  |
| E1   | 5.10  | 5.20  | 5.30  |  |
| е    | 2.159 | 2.286 | 2.413 |  |
| e1   | 4.445 | 4.572 | 4.699 |  |
| Н    | 9.35  |       | 10.10 |  |
| L    | 1.00  |       | 1.50  |  |
| L1   | 2.60  | 2.80  | 3.00  |  |
| L2   | 0.65  | 0.80  | 0.95  |  |
| L4   | 0.60  |       | 1.00  |  |
| R    |       | 0.20  |       |  |
| V2   | 0°    |       | 8°    |  |

### Table 9. DPAK (TO-252) type A2 mechanical data



### Figure 21. DPAK (TO-252) recommended footprint (dimensions are in mm)

FP\_0068772\_25

## 4.2 DPAK (TO-252) packing information

57



### Figure 22. DPAK (TO-252) tape outline



AM08852v1



### Figure 23. DPAK (TO-252) reel outline



AM06038v1

### Table 10. DPAK (TO-252) tape and reel mechanical data

| Таре |      |      |           | Reel |      |  |
|------|------|------|-----------|------|------|--|
| Dim. | mm   |      | Dim       | mm   |      |  |
|      | Min. | Max. | – Dim.    | Min. | Max. |  |
| A0   | 6.8  | 7    | A         |      | 330  |  |
| В0   | 10.4 | 10.6 | В         | 1.5  |      |  |
| B1   |      | 12.1 | С         | 12.8 | 13.2 |  |
| D    | 1.5  | 1.6  | D         | 20.2 |      |  |
| D1   | 1.5  |      | G         | 16.4 | 18.4 |  |
| E    | 1.65 | 1.85 | N         | 50   |      |  |
| F    | 7.4  | 7.6  | Т         |      | 22.4 |  |
| K0   | 2.55 | 2.75 |           |      |      |  |
| P0   | 3.9  | 4.1  | Base qty. |      | 2500 |  |
| P1   | 7.9  | 8.1  | Bulk qty. |      | 2500 |  |
| P2   | 1.9  | 2.1  |           |      |      |  |
| R    | 40   |      |           |      |      |  |
| Т    | 0.25 | 0.35 |           |      |      |  |
| W    | 15.7 | 16.3 |           |      |      |  |

## **Revision history**

### Table 11. Document revision history

| Date        | Revision | Changes                                                                                                                         |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------|
| 11-May-2015 | 1        | First release.                                                                                                                  |
|             |          | Removed maturity status indication from cover page. The document status is production data.                                     |
| 12-Mar-2018 | 2        | Updated Section 1 Electrical ratings, Section 2 Electrical characteristics and Section 2.1 Electrical characteristics (curves). |
|             |          | Updated Section 4.1 DPAK (TO-252) type A2 package information.                                                                  |
|             |          | Updated Table 1. Absolute maximum ratings, Table 5. Dynamic, Table 6. Switching energy and Table 8. Source drain diode.         |
| 05-Jun-2018 | 3        | Updated Figure 1. Safe operating area and Figure 11. Turn-off switching energy vs drain current.                                |
|             |          | Minor text changes                                                                                                              |



## Contents

| 1    | Elect                      | rical ratings                       | .2  |  |  |  |
|------|----------------------------|-------------------------------------|-----|--|--|--|
| 2    | Electrical characteristics |                                     |     |  |  |  |
|      | 2.1                        | Electrical characteristics (curves) | . 5 |  |  |  |
| 3    | Test o                     | circuits                            | .8  |  |  |  |
| 4    | Package mechanical data    |                                     |     |  |  |  |
|      | 4.1                        | DPAK (TO-252) type A                | . 9 |  |  |  |
|      | 4.2                        | DPAK (TO-252) packing information.  | 12  |  |  |  |
| Revi | sion h                     | nistory                             | 15  |  |  |  |



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2018 STMicroelectronics – All rights reserved