# Plastic Medium-Power Complementary Silicon Transistors Designed for general-purpose amplifier and low-speed switching applications. #### **Features** • High DC Current Gain - $$h_{FE} = 2500 \text{ (Typ)} @ I_{C}$$ = 4.0 Adc • Collector-Emitter Sustaining Voltage - @ 100 mAdc • Low Collector-Emitter Saturation Voltage - $$V_{CE(sat)} = 2.0 \text{ Vdc (Max)} @ I_C = 3.0 \text{ Adc}$$ = 4.0 Vdc (Max) @ $I_C = 5.0 \text{ Adc}$ - Monolithic Construction with Built-In Base-Emitter Shunt Resistors - Pb-Free Packages are Available\* #### ON Semiconductor® www.onsemi.com # DARLINGTON 5 AMPERE COMPLEMENTARY SILICON POWER TRANSISTORS 60-80-100 VOLTS, 65 WATTS TIP12x = Device Code x = 0, 1, 2, 5, 6, or 7 A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 3 of this data sheet. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **MAXIMUM RATINGS** | Rating | Symbol | TIP120,<br>TIP125 | TIP121,<br>TIP126 | TIP122,<br>TIP127 | Unit | |-------------------------------------------------------------------|-----------------------------------|-------------------|-------------------|-------------------|------| | Collector-Emitter Voltage | V <sub>CEO</sub> | 60 | 80 | 100 | Vdc | | Collector-Base Voltage | V <sub>CB</sub> | 60 | 80 | 100 | Vdc | | Emitter-Base Voltage | V <sub>EB</sub> | | 5.0 | | | | Collector Current - Continuous<br>- Peak | I <sub>C</sub> | 5.0<br>8.0 | | | Adc | | Base Current | I <sub>B</sub> | 120 | | | mAdc | | Total Power Dissipation @ T <sub>C</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 65<br>0.52 | | W<br>W/°C | | | Total Power Dissipation @ T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 2.0<br>0.016 | | W<br>W/°C | | | Unclamped Inductive Load Energy (Note 1) | Е | 50 | | mJ | | | Operating and Storage Junction, Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | - | -65 to +150 | 0 | °C | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |-----------------------------------------|----------------|------|------| | Thermal Resistance, Junction-to-Case | $R_{ heta JC}$ | 1.92 | °C/W | | Thermal Resistance, Junction-to-Ambient | $R_{ heta JA}$ | 62.5 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | Symbol | Min | Max | Unit | | | | | |------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------------------|-----------------|-------------------|------|--|--|--| | OFF CHARACTERISTICS | | | | | | | | | | Collector–Emitter Sustaining Voltage (Note 2) $(I_C = 100 \text{ mAdc}, I_B = 0)$ | TIP120, TIP125<br>TIP121, TIP126<br>TIP122, TIP127 | V <sub>CEO(sus)</sub> | 60<br>80<br>100 | -<br>-<br>- | Vdc | | | | | Collector Cutoff Current $(V_{CE} = 30 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 40 \text{ Vdc}, I_B = 0)$ $(V_{CE} = 50 \text{ Vdc}, I_B = 0)$ | TIP120, TIP125<br>TIP121, TIP126<br>TIP122, TIP127 | I <sub>CEO</sub> | -<br>-<br>- | 0.5<br>0.5<br>0.5 | mAdc | | | | | Collector Cutoff Current $(V_{CB} = 60 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 80 \text{ Vdc}, I_E = 0)$ $(V_{CB} = 100 \text{ Vdc}, I_E = 0)$ | TIP120, TIP125<br>TIP121, TIP126<br>TIP122, TIP127 | Ісво | | 0.2<br>0.2<br>0.2 | mAdc | | | | | Emitter Cutoff Current (V <sub>BE</sub> = 5.0 Vdc, I <sub>C</sub> = 0) | | I <sub>EBO</sub> | - | 2.0 | mAdc | | | | | ON CHARACTERISTICS (Note 2) | | | | | | | | | | DC Current Gain ( $I_C = 0.5$ Adc, $V_{CE} = 3.0$ Vdc)<br>( $I_C = 3.0$ Adc, $V_{CE} = 3.0$ Vdc) | | h <sub>FE</sub> | 1000<br>1000 | - | - | | | | | Collector–Emitter Saturation Voltage ( $I_C = 3.0$ Adc, $I_B = 12$ mAdc) ( $I_C = 5.0$ Adc, $I_B = 20$ mAdc) | | V <sub>CE(sat)</sub> | | 2.0<br>4.0 | Vdc | | | | | Base-Emitter On Voltage (I <sub>C</sub> = 3.0 Adc, V <sub>CE</sub> = 3.0 Vdc) | | V <sub>BE(on)</sub> | - | 2.5 | Vdc | | | | | DYNAMIC CHARACTERISTICS | | | • | | | | | | | Small-Signal Current Gain (I <sub>C</sub> = 3.0 Adc, V <sub>CE</sub> = 4.0 Vdc, | f = 1.0 MHz) | h <sub>fe</sub> | 4.0 | - | - | | | | | Output Capacitance ( $V_{CB} = 10 \text{ Vdc}$ , $I_E = 0$ , $f = 0.1 \text{ MHz}$ | TIP125, TIP126, TIP127<br>TIP120, TIP121, TIP122 | C <sub>ob</sub> | - | 300<br>200 | pF | | | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Pulse Test: Pulse Width $\leq 300 \,\mu s$ , Duty Cycle $\leq 2\%$ <sup>1.</sup> $I_C$ = 1 A, L = 100 mH, P.R.F. = 10 Hz, $V_{CC}$ = 20 V, $R_{BE}$ = 100 $\Omega$ Figure 1. Darlington Circuit Schematic ## **ORDERING INFORMATION** | Device | Package | Shipping | |---------|---------------------|-----------------| | TIP120 | TO-220 | 50 Units / Rail | | TIP120G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP121 | TO-220 | 50 Units / Rail | | TIP121G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP122 | TO-220 | 50 Units / Rail | | TIP122G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP125 | TO-220 | 50 Units / Rail | | TIP125G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP126 | TO-220 | 50 Units / Rail | | TIP126G | TO-220<br>(Pb-Free) | 50 Units / Rail | | TIP127 | TO-220 | 50 Units / Rail | | TIP127G | TO-220<br>(Pb-Free) | 50 Units / Rail | Figure 2. Power Derating Figure 3. Switching Times Test Circuit Figure 4. Switching Times Figure 5. Thermal Response Figure 6. Active-Region Safe Operating Area There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C - V_{CE}$ limits of the transistor that must be observed for reliable operation, i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 6 is based on $T_{J(pk)} = 150^{\circ}C$ ; $T_C$ is variable depending on conditions. Second breakdown pulse limits are valid for duty cycles to 10% provided $T_{J(pk)} < 150^{\circ}C$ . $T_{J(pk)}$ may be calculated from the data in Figure 5. At high case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown Figure 7. Small-Signal Current Gain Figure 8. Capacitance Figure 9. DC Current Gain Figure 10. Collector Saturation Region Figure 11. "On" Voltages DATE 13 JAN 2022 #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 2009. - 2. CONTROLLING DIMENSION: INCHES - 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED. #### 4. MAX WIDTH FOR F102 DEVICE = 1.35MM | | INCHES | | MILLIMETERS | | | |-----|--------|-------|-------------|-------|--| | DIM | MIN. | MAX. | MIN. | MAX. | | | Α | 0.570 | 0.620 | 14.48 | 15.75 | | | В | 0.380 | 0.415 | 9.66 | 10.53 | | | С | 0.160 | 0.190 | 4.07 | 4.83 | | | D | 0.025 | 0.038 | 0.64 | 0.96 | | | F | 0.142 | 0.161 | 3.60 | 4.09 | | | G | 0.095 | 0.105 | 2.42 | 2.66 | | | Н | 0.110 | 0.161 | 2.80 | 4.10 | | | J | 0.014 | 0.024 | 0.36 | 0.61 | | | К | 0.500 | 0.562 | 12.70 | 14.27 | | | L | 0.045 | 0.060 | 1.15 | 1.52 | | | N | 0.190 | 0.210 | 4.83 | 5.33 | | | Q | 0.100 | 0.120 | 2.54 | 3.04 | | | R | 0.080 | 0.110 | 2.04 | 2.79 | | | S | 0.045 | 0.055 | 1.15 | 1.41 | | | Т | 0.235 | 0.255 | 5.97 | 6.47 | | | U | 0.000 | 0.050 | 0.00 | 1.27 | | | V | 0.045 | | 1.15 | | | | Z | | 0.080 | | 2.04 | | | STYLE 1: | | STYLE 2: | | STYLE 3: | | STYLE 4: | | |----------|-----------|-----------|-----------|-----------|---------|-----------|---------------------| | PIN 1. | BASE | PIN 1. | BASE | PIN 1. | CATHODE | PIN 1. | MAIN TERMINAL 1 | | 2. | COLLECTOR | 2. | EMITTER | 2. | ANODE | 2. | MAIN TERMINAL 2 | | 3. | EMITTER | 3. | COLLECTOR | 3. | GATE | 3. | GATE | | 4. | COLLECTOR | 4. | EMITTER | 4. | ANODE | 4. | MAIN TERMINAL 2 | | STYLE 5: | | STYLE 6: | | STYLE 7: | | STYLE 8: | | | PIN 1. | GATE | PIN 1. | ANODE | PIN 1. | CATHODE | PIN 1. | CATHODE | | 2. | DRAIN | 2. | CATHODE | 2. | ANODE | 2. | ANODE | | 3. | SOURCE | 3. | ANODE | 3. | CATHODE | 3. | EXTERNAL TRIP/DELAY | | 4. | DRAIN | 4. | CATHODE | 4. | ANODE | 4. | ANODE | | STYLE 9: | | STYLE 10: | | STYLE 11: | | STYLE 12: | | | PIN 1. | GATE | PIN 1. | GATE | PIN 1. | DRAIN | PIN 1. | MAIN TERMINAL 1 | | 2. | COLLECTOR | 2. | SOURCE | 2. | SOURCE | 2. | MAIN TERMINAL 2 | | 3. | EMITTER | 3. | DRAIN | 3. | GATE | 3. | GATE | | 4. | COLLECTOR | 4. | SOURCE | 4. | SOURCE | 4. | NOT CONNECTED | | DOCUMENT NUMBER: | 98ASB42148B | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | TO-220 | | PAGE 1 OF 1 | | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative