

Data Sheet

December 2001

# 5.5A, 100V, 0.039 Ohm, N-Channel, UltraFET® Power MOSFET

# **Packaging**



# Symbol





#### **Features**

- Ultra Low On-Resistance
  - $r_{DS(ON)} = 0.039\Omega$ ,  $V_{GS} = 10V$
- · Simulation Models
  - Temperature Compensated PSPICE® and SABER™ Electrical Models
  - Spice and SABER Thermal Impedance Models
  - www.fairchildsemi.com
- · Peak Current vs Pulse Width Curve
- · UIS Rating Curve

# **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND    |
|-------------|----------|----------|
| HUF75631SK8 | MS-012AA | 75631SK8 |

NOTE: When ordering, use the entire part number. Add the suffix T to obtain the variant in tape and reel, e.g., HUF75631SK8T.

# **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                                   | HUF75631SK8       | UNITS              |
|-----------------------------------------------------------------------------------|-------------------|--------------------|
| Drain to Source Voltage (Note 1)                                                  | 100               | V                  |
| Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) (Note 1)                           | 100               | V                  |
| Gate to Source Voltage V <sub>GS</sub>                                            | ±20               | V                  |
| Drain Current                                                                     |                   |                    |
| Continuous (T <sub>A</sub> = 25 <sup>o</sup> C, V <sub>GS</sub> = 10V) (Figure 2) | 5.5               | Α                  |
| Continuous ( $T_A$ = 100 $^{\circ}$ C, $V_{GS}$ = 10V) (Figure 2)                 | 3.5               | Α                  |
| Pulsed Drain Current                                                              | Figure 4          |                    |
| Pulsed Avalanche RatingUIS                                                        | Figures 6, 14, 15 |                    |
| Power Dissipation                                                                 | 2.5               | W                  |
| Derate Above 25°C                                                                 | 20                | mW/ <sup>o</sup> C |
| Operating and Storage Temperature                                                 | -55 to 150        | °C                 |
| Maximum Temperature for Soldering                                                 |                   |                    |
| Leads at 0.063in (1.6mm) from Case for 10sT <sub>I</sub>                          | 300               | оС                 |
| Package Body for 10s, See Techbrief TB334                                         | 260               | °C                 |
| NOTES:                                                                            |                   |                    |

- 1.  $T_{.J} = 25^{\circ}C$  to  $150^{\circ}C$ .
- 2. 50°C/W measured using FR-4 board with 0.76 in<sup>2</sup> (490.3 mm<sup>2</sup>) copper pad at 10 second.
- 3. 152°C/W measured using FR-4 board with 0.054 in<sup>2</sup> (34.8 mm<sup>2</sup>) copper pad at 1000 seconds
- 4. 189°C/W measured using FR-4 board with 0.0115 in<sup>2</sup> (7.42 mm<sup>2</sup>) copper pad at 1000 seconds

**CAUTION:** Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

Product reliability information can be found at http://www.fairchildsemi.com/products/discrete/reliability/index.html
For severe environments, see our Automotive HUFA series.

All Fairchild semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems certification.

# HUF75631SK8

# $\textbf{Electrical Specifications} \hspace{0.5cm} \textbf{T}_{A} = 25^{0} \text{C, Unless Otherwise Specified}$

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                       |                                                                                | MIN | TYP   | MAX   | UNITS |
|----------------------------------------|---------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-------|-------|-------|
| OFF STATE SPECIFICATIONS               | l.                  | 1                                                                                     |                                                                                | · · |       |       |       |
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | $I_D = 250 \mu A, V_{GS} = 0$                                                         | 100                                                                            | -   | -     | V     |       |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | V <sub>DS</sub> = 95V, V <sub>GS</sub> = 0V                                           |                                                                                | -   | -     | 1     | μА    |
|                                        |                     | V <sub>DS</sub> = 90V, V <sub>GS</sub> = 0                                            | V, T <sub>A</sub> = 150 <sup>o</sup> C                                         | -   | -     | 250   | μА    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | V <sub>GS</sub> = ±20V                                                                |                                                                                | -   | -     | ±100  | nA    |
| ON STATE SPECIFICATIONS                | ı                   | 1                                                                                     |                                                                                |     |       |       |       |
| Gate to Source Threshold Voltage       | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D} = 250$                                                        | μΑ (Figure 10)                                                                 | 2   | -     | 4     | V     |
| Drain to Source On Resistance          | r <sub>DS(ON)</sub> | I <sub>D</sub> = 5.5A, V <sub>GS</sub> = 10\                                          | / (Figure 9)                                                                   | -   | 0.033 | 0.039 | Ω     |
| THERMAL SPECIFICATIONS                 |                     |                                                                                       |                                                                                |     |       |       |       |
| Thermal Resistance Junction to Ambient | $R_{\theta JA}$     | Pad Area = 0.76 in <sup>2</sup> (Figures 20, 21)                                      | (490.3 mm <sup>2</sup> ) (Note 2)                                              | -   | -     | 50    | °C/W  |
|                                        |                     | Pad Area = 0.054 in <sup>2</sup> (34.8 mm <sup>2</sup> ) (Note 3) (Figures 20, 21)    |                                                                                | -   | -     | 152   | °C/W  |
|                                        |                     | Pad Area = 0.0115 in <sup>2</sup> (7.42 mm <sup>2</sup> )(Note 4)<br>(Figures 20, 21) |                                                                                | -   | -     | 189   | °C/W  |
| SWITCHING SPECIFICATIONS               |                     |                                                                                       |                                                                                |     |       |       | II.   |
| Turn-On Time                           | ton                 | $V_{DD} = 50V, I_D = 5.5A$                                                            | 4                                                                              | -   | -     | 50    | ns    |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  |                                                                                       | $V_{GS} = 10V, R_{GS} = 6.8\Omega$ (Figures 18, 19)                            |     | 11    | -     | ns    |
| Rise Time                              | t <sub>r</sub>      |                                                                                       |                                                                                |     | 23    | -     | ns    |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                       |                                                                                | -   | 39    | -     | ns    |
| Fall Time                              | t <sub>f</sub>      |                                                                                       |                                                                                | -   | 31    | -     | ns    |
| Turn-Off Time                          | tOFF                |                                                                                       |                                                                                | -   | -     | 105   | ns    |
| GATE CHARGE SPECIFICATIONS             | ı                   | 1                                                                                     |                                                                                |     |       |       |       |
| Total Gate Charge                      | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 20V                                                           | $V_{DD} = 50V, I_D = 5.5A,$                                                    | -   | 66    | 79    | nC    |
| Gate Charge at 10V                     | Q <sub>g(10)</sub>  | V <sub>GS</sub> = 0V to 10V                                                           | $I_{GS} = 0V \text{ to } 10V$ $I_{g(REF)} = 1.0\text{mA}$ (Figures 13, 16, 17) | -   | 35    | 43    | nC    |
| Threshold Gate Charge                  | Q <sub>g(TH)</sub>  | V <sub>GS</sub> = 0V to 2V                                                            | -                                                                              | 2.4 | 2.9   | nC    |       |
| Gate to Source Gate Charge             | Q <sub>gs</sub>     |                                                                                       |                                                                                | -   | 4.75  | -     | nC    |
| Gate to Drain "Miller" Charge          | Q <sub>gd</sub>     |                                                                                       |                                                                                | -   | 12    | -     | nC    |
| CAPACITANCE SPECIFICATIONS             | -                   | •                                                                                     | _1                                                                             | 1   | 1     | 1     | 1     |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V, f = 1MHz                                 |                                                                                | -   | 1225  | -     | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    | (Figure 12) - 330                                                                     |                                                                                |     | -     | pF    |       |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    | 1                                                                                     |                                                                                | -   | 105   | -     | pF    |

# **Source to Drain Diode Specifications**

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                                    | MIN | TYP | MAX  | UNITS |
|-------------------------------|-----------------|----------------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 5.5 A                            | -   | -   | 1.25 | V     |
|                               |                 | I <sub>SD</sub> = 2.5 A                            | -   | -   | 1.00 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 5.5 \text{ A}, dI_{SD}/dt = 100A/\mu s$  | -   | -   | 96   | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | $I_{SD} = 5.5 \text{ A, } dI_{SD}/dt = 100A/\mu s$ | -   | -   | 310  | nC    |

# Typical Performance Curves



V<sub>GS</sub> = 10V, R<sub>θJA</sub> = 50°C/W

V<sub>GS</sub> = 10V, R<sub>θJA</sub> = 50°C/W

1
0
25
50
75
100
125
150

T<sub>A</sub>, AMBIENT TEMPERATURE (°C)

FIGURE 1. NORMALIZED POWER DISSIPATION vs AMBIENT TEMPERATURE

FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs AMBIENT TEMPERATURE



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE



FIGURE 4. PEAK CURRENT CAPABILITY

# Typical Performance Curves (Continued)



FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



FIGURE 7. TRANSFER CHARACTERISTICS



FIGURE 9. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE



NOTE: Refer to Fairchild Application Notes AN9321 and AN9322.

FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING CAPABILITY



FIGURE 8. SATURATION CHARACTERISTICS



FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE

# Typical Performance Curves (Continued)





FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE vs JUNCTION TEMPERATURE

FIGURE 12. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260.

FIGURE 13. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT

## Test Circuits and Waveforms



FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 15. UNCLAMPED ENERGY WAVEFORMS

## Test Circuits and Waveforms (Continued)



FIGURE 16. GATE CHARGE TEST CIRCUIT



FIGURE 17. GATE CHARGE WAVEFORMS



FIGURE 18. SWITCHING TIME TEST CIRCUIT



FIGURE 19. SWITCHING TIME WAVEFORM

# Thermal Resistance vs. Mounting Pad Area

The maximum rated junction temperature,  $T_{JM}$ , and the thermal resistance of the heat dissipating path determines the maximum allowable device power dissipation,  $P_{DM}$ , in an application. Therefore the application's ambient temperature,  $T_A$  (°C), and thermal resistance  $R_{\theta JA}$  (°C/W) must be reviewed to ensure that  $T_{JM}$  is never exceeded. Equation 1 mathematically represents the relationship and serves as the basis for establishing the rating of the part.

$$P_{DM} = \frac{(T_{JM} - T_A)}{Z_{\theta JA}}$$
 (EQ. 1)

In using surface mount devices such as the SOP-8 package, the environment in which it is applied will have a significant influence on the part's current and maximum power dissipation ratings. Precise determination of  $P_{DM}$  is complex and influenced by many factors:

- Mounting pad area onto which the device is attached and whether there is copper on one side or both sides of the board.
- 2. The number of copper layers and the thickness of the board.
- 3. The use of external heat sinks.
- 4. The use of thermal vias.
- 5. Air flow and board orientation.
- 6. For non steady state applications, the pulse width, the duty cycle and the transient thermal response of the part, the board and the environment they are in.

Fairchild provides thermal information to assist the designer's preliminary application evaluation. Figure 20 defines the  $R_{\theta JA}$  for the device as a function of the top copper (component side) area. This is for a horizontally positioned FR-4 board with 1oz copper after 1000 seconds of steady state power with no air flow. This graph provides the necessary information for calculation of the steady state

junction temperature or power dissipation. Pulse applications can be evaluated using the Fairchild device Spice thermal model or manually utilizing the normalized maximum transient thermal impedance curve.

Displayed on the curve are  $R_{\theta JA}$  values listed in the Electrical Specifications table. The points were chosen to depict the compromise between the copper board area, the thermal resistance and ultimately the power dissipation,  $P_{DM}$ .

Thermal resistances corresponding to other copper areas can be obtained from Figure 23 or by calculation using Equation 2.  $R_{\theta JA}$  is defined as the natural log of the area times a coefficient added to a constant. The area, in square inches is the top copper area including the gate and source pads.

$$R_{\theta,JA} = 83.2 - 23.6 \times \ln (Area)$$
 (EQ. 2)

The transient thermal impedance  $(Z_{\theta JA})$  is also effected by varied top copper board area. Figure 21 shows the effect of copper pad area on single pulse transient thermal impedance. Each trace represents a copper pad area in square inches corresponding to the descending list in the graph. Spice and SABER thermal models are provided for each of the listed pad areas.

Copper pad area has no perceivable effect on transient thermal impedance for pulse widths less than 100ms. For pulse widths less than 100ms the transient thermal impedance is determined by the die and package. Therefore, CTHERM1 through CTHERM5 and RTHERM1 through RTHERM5 remain constant for each of the thermal models. A listing of the model component values is available in Table 1.



FIGURE 20. THERMAL RESISTANCE vs MOUNTING PAD AREA



FIGURE 21. THERMAL IMPEDANCE vs MOUNTING PAD AREA

#### **PSPICE Electrical Model**

.SUBCKT HUF75631SK8 2 1 3; rev 29 July 1999

CA 12 8 1.88e-9 CB 15 14 1.88e-9 CIN 6 8 1.12e-9

LDRAIN DPI CAP DRAIN DBODY 7 5 DBODYMOD DBREAK 5 11 DBREAKMOD 10 **DPLCAP 10 5 DPLCAPMOD RLDRAIN** RSLC1 DBREAK ' 51 RSLC<sub>2</sub> EBREAK 11 7 17 18 114.8 **ESLC** EDS 14 8 5 8 1 11 EGS 13 8 6 8 1 . 50 ESG 6 10 6 8 1 EVTHRES 6 21 19 8 1 17 18 DBODY RDRAIN **EBREAK** EVTEMP 20 6 18 22 1 **ESG EVTHRES** 16 21 1<u>9</u> MWEAK IT 8 17 1 **LGATE EVTEMP GATE RGATE** MMFD LDRAIN 2 5 1.0e-9 22 20 LGATE 1 9 1.12e-9 MSTRO RLGATE LSOURCE 3 7 1.29e-10 **LSOURCE** CIN SOURCE MMED 16 6 8 8 MMEDMOD 8 3 MSTRO 16 6 8 8 MSTROMOD **RSOURCE** MWEAK 16 21 8 8 MWEAKMOD RLSOURCE S1A O S2A RBREAK 17 18 RBREAKMOD 1 RBREAK <u>13</u> 8 RDRAIN 50 16 RDRAINMOD 1.86e-2 15 14 17 RGATE 9 20 1.88 13 RLDRAIN 2 5 10 NVTEMP S<sub>1</sub>B S2B RLGATE 1 9 11.2 13 CB 19 **RLSOURCE 3 7 1.29** CA IT RSLC1 5 51 RSLCMOD 1e-6 14 VBAT RSLC2 5 50 1e3 <u>6</u> 8 8 **EGS EDS** RSOURCE 8 7 RSOURCEMOD 7.55e-3 RVTHRES 22 8 RVTHRESMOD 1 8 **RVTEMP 18 19 RVTEMPMOD 1** 

**RVTHRES** 

S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD

VBAT 22 19 DC 1

ESLC 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)/(1e-6\*76),2))}

```
.MODEL DBODYMOD D (IS = 1.02e-12 RS = 5.39e-3 TRS1 = 1.01e-3 TRS2 = 9.97e-7 CJO = 1.49e-9 TT = 9.98e-8 M = 0.58)
.MODEL DBREAKMOD D (RS = 3.03e- 1TRS1 = 2.37e- 3TRS2 = 0)
MODEL DPLCAPMOD D (CJO = 1.44e- 9IS = 1e-3 0M = 0.80)
MODEL MMEDMOD NMOS (VTO = 3.04 KP = 1.75 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 1.88)
.MODEL MSTROMOD NMOS (VTO = 3.47 \text{ KP} = 40 \text{ IS} = 1e-30 \text{ N} = 10 \text{ TOX} = 1 \text{ L} = 1u \text{ W} = 1u)
MODEL MWEAKMOD NMOS (VTO = 2.71 KP = 0.08 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 18.8 RS = 0.1)
.MODEL RBREAKMOD RES (TC1 = 1.09e- 3TC2 = 0)
.MODEL RDRAINMOD RES (TC1 = 9.09e-3 TC2 = 2.74e-5)
.MODEL RSLCMOD RES (T\dot{C}1 = 5.00e-3 TC2 = 0)
.MODEL RSOURCEMOD RES (TC1 = 1.00e-3 TC2 = 0)
.MODEL RVTHRESMOD RES (TC1 = -2.66e-3 TC2 = -1.01e-5)
.MODEL RVTEMPMOD RES (TC1 = -2.38e- 3TC2 = 1.39e-6)
.MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -5.5 VOFF= -4.0)
.MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -4.0 VOFF= -5.5)
.MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -1.0 VOFF= 0.0)
.MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 0.0 VOFF= -1.0)
```

NOTE: For further discussion of the PSPICE model, consult A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global

©2001 Fairchild Semiconductor Corporation HUF75631SK8 Rev. B

Temperature Options: IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley,

.ENDS

#### SABER Electrical Model

```
REV 29 July 1999
template huf75631sk8 n2,n1,n3
electrical n2,n1,n3
var i iscl
d..model dbodymod = (is = 1.02e-12, cjo = 1.49e-9, tt = 9.98e-8, m = 0.58)
d..model dbreakmod = ()
d..model dplcapmod = (cjo = 1.44e-9, is = 1e-30, m = 0.80)
m..model mmedmod = (type=_n, vto = 3.04, kp = 1.75, is = 1e-30, tox = 1)
                                                                                                                                LDRAIN
m..model mstrongmod = (type=_n, vto = 3.47, kp = 40, is = 1e-30, tox = 1)
                                                                                  DPLCAP
                                                                                                                                          DRAIN
m..model mweakmod = (type=_n, vto = 2.71, kp = 0.08, is = 1e-30, tox = 1)
                                                                              10
sw_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -5.5, voff = -4)
                                                                                                                               RLDRAIN
sw vcsp..model s1bmod = (ron = 1e-5, roff = 0.1, von = -4, voff = -5.5)
                                                                                              RSLC1
sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -1, voff = 0)
                                                                                                           RDBREAK
                                                                                              51
sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 0, voff = -1)
                                                                               RSLC2 €
                                                                                                                   72
                                                                                                                                RDBODY
                                                                                                 ISCL
c.ca n12 n8 = 1.88e-9
c.cb n15 n14 = 1.88e-9
                                                                                                            DBREAK
                                                                                               50
c.cin n6 n8 = 1.12e-9
                                                                                              RDRAIN
                                                                            <u>6</u>
8
                                                                      ESG
                                                                                                                     11
d.dbody n7 n71 = model=dbodymod
                                                                                  EVTHRES
d.dbreak n72 n11 = model=dbreakmod
                                                                                              21
                                                                                     (<u>19</u>
8
d.dplcap n10 n5 = model=dplcapmod
                                                                                                              MWEAK
                                                   LGATE
                                                                    EVTEMP
                                                                                                                                DBODY
                                                            RGATE
                                          GATE
                                                                                                               EBREAK
                                                                                                     MMED
i.it n8 n17 = 1
                                                                   20
                                                                                          •
                                                                                             MSTRC
                                                  RLGATE
I.ldrain n2 n5 = 1e-9
                                                                                                                               LSOURCE
I.lgate n1 n9 = 1.12e-9
                                                                                        CIN
                                                                                                                                          SOURCE
                                                                                                  8
l.lsource n3 n7 = 1.29e-10
                                                                                                             RSOURCE
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
                                                                                                                              RLSOURCE
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
                                                                               OS2A
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
                                                                                                                  RBREAK
                                                                                                              17
res.rbreak n17 n18 = 1, tc1 = 1.09e-3, tc2 = 0
                                                                                                                             RVTEMP
                                                                               o S2B
res.rdbody n71 n5 = 5.39e-3, tc1 = 1.01e-3, tc2 = 9.97e-7
res.rdbreak n72 n5 = 3.03e-1. tc1 = 2.37e-3. tc2 = 0
                                                                                        СВ
                                                              CA
                                                                                                            ΙT
res.rdrain n50 n16 = 1.86e-2, tc1 = 9.09e-3, tc2 = 2.74e-5
res.rgate n9 n20 = 1.88
                                                                                                                               VBAT
res.rldrain n2 n5 = 10
                                                                        EGS
                                                                                     EDS
res.rlgate n1 n9 = 11.2
                                                                                                          8
res.rlsource n3 n7 = 1.29
res.rslc1 n5 n51 = 1e-6, tc1 = 5.00e-3, tc2 = 0
                                                                                                                 RVTHRES
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7 = 7.55e-3, tc1 = 1.00e-3, tc2 = 0
res.rvtemp n18 n19 = 1, tc1 = -2.38e-3, tc2 = 1.39e-6
res.rvthres n22 n8 = 1, tc1 = -2.66e-3, tc2 = -1.01e-5
spe.ebreak n11 n7 n17 n18 = 114.8
\frac{1}{100} spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evtemp n20 n6 n18 n22 = 1
spe.evthres n6 n21 n19 n8 = 1
sw_vcsp.s1a n6 n12 n13 n8 = model=s1amod
sw_vcsp.s1b n13 n12 n13 n8 = model=s1bmod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/76))**2))
```

#### SPICE Thermal Model **REV 28 July 1999** HUF75631SK8 Copper Area = $0.04 \text{ in}^2$ RTHERM1 CTHERM1 th 8 2.0e-3 CTHERM2 8 7 5.0e-3 CTHERM3 7 6 1.0e-2 CTHERM4 6 5 4.0e-2 RTHERM2 CTHERM5 5 4 9.0e-2 CTHERM6 4 3 1.2e-1 CTHERM7 3 2 0.5 CTHERM8 2 tl 1.3 RTHERM3 RTHERM1 th 8 0.1 RTHERM2 8 7 0.5 RTHERM3 7 6 1.0 RTHERM4 6 5 5.0 RTHERM4 RTHERM5 5 4 8.0 RTHERM6 4 3 26 RTHERM7 3 2 39 RTHERM8 2 tl 55 RTHERM5

#### SABER Thermal Model

Copper Area =  $0.04 \text{ in}^2$ template thermal\_model th tl thermal\_c th, tl ctherm.ctherm1 th 8 = 2.0e-3 ctherm.ctherm2 8 7 = 5.0e-3ctherm.ctherm376 = 1.0e-2ctherm.ctherm4 6 5 = 4.0e-2ctherm.ctherm5 5 4 = 9.0e-2ctherm.ctherm6 4 3 = 1.2e-1 ctherm.ctherm7 3 2 = 0.5ctherm.ctherm8 2 tl = 1.3 rtherm.rtherm1 th 8 = 0.1rtherm.rtherm2 8 7 = 0.5rtherm.rtherm376 = 1.0rtherm.rtherm4 6 5 = 5.0rtherm.rtherm554 = 8.0rtherm.rtherm643 = 26rtherm.rtherm7 32 = 39



JUNCTION

CTHERM1

CTHERM2

CTHERM3

CTHERM4

CTHERM5

CTHERM6

th

8

7

6

5

4

rtherm.rtherm8 2 tl = 55

RTHERM6

#### **TABLE 1. THERMAL MODELS**

| COMPONENT | 0.04 in <sup>2</sup> | 0.28 in <sup>2</sup> | 0.52 in <sup>2</sup> | 0.76 in <sup>2</sup> | 1.0 in <sup>2</sup> |
|-----------|----------------------|----------------------|----------------------|----------------------|---------------------|
| CTHERM6   | 1.2e-1               | 1.5e-1               | 2.0e-1               | 2.0e-1               | 2.0e-1              |
| CTHERM7   | 0.5                  | 1.0                  | 1.0                  | 1.0                  | 1.0                 |
| CTHERM8   | 1.3                  | 2.8                  | 3.0                  | 3.0                  | 3.0                 |
| RTHERM6   | 26                   | 20                   | 15                   | 13                   | 12                  |
| RTHERM7   | 39                   | 24                   | 21                   | 19                   | 18                  |
| RTHERM8   | 55                   | 38.7                 | 31.3                 | 29.7                 | 25                  |

#### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

SMART START™  $VCX^{TM}$ FAST ® OPTOLOGIC™ STAR\*POWER™ FASTr™ Bottomless™ OPTOPLANAR™ Stealth™ CoolFET™ FRFET™ PACMAN™ SuperSOT™-3 CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-6 DenseTrench™ GTO™ Power247™  $HiSeC^{TM}$ SuperSOT™-8  $Power Trench^{\, @}$ DOME™ SyncFET™ EcoSPARK™ ISOPLANAR™ QFET™ TinyLogic™ E<sup>2</sup>CMOS<sup>TM</sup> LittleFET™  $OS^{TM}$ EnSigna™ MicroFET™ TruTranslation™ QT Optoelectronics™ MicroPak™ UHC™ FACT™ Quiet Series™

SILENT SWITCHER®

STAR\*POWER is used under license

FACT Quiet Series™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS. NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the

MICROWIRE™

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

UltraFET®

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. H