## MOSFET – Power, **N-Channel**

## 100 V, 19 A, 74 m $\Omega$

#### Features

- Low R<sub>DS(on)</sub>
- High Current Capability
- 100% Avalanche Tested
- NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

| <b>MAXIMUM RATINGS</b> (T <sub>J</sub> = 25°C unless otherwise noted)                                                                                                     |                            |                        |                                   |                |      |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------|-----------------------------------|----------------|------|--|
| Parameter                                                                                                                                                                 |                            |                        | Symbol                            | Value          | Unit |  |
| Drain-to-Source Voltage                                                                                                                                                   |                            |                        | V <sub>DSS</sub>                  | 100            | V    |  |
| Gate-to-Source Voltag                                                                                                                                                     | ge – Conti                 | nuous                  | V <sub>GS</sub>                   | ±20            | V    |  |
| Continuous Drain                                                                                                                                                          | Steady $T_C = 25^{\circ}C$ |                        | ۱ <sub>D</sub>                    | 19             | А    |  |
| Current                                                                                                                                                                   | State                      | $T_{C} = 100^{\circ}C$ |                                   | 13             |      |  |
| Power Dissipation                                                                                                                                                         | Steady<br>State            | T <sub>C</sub> = 25°C  | PD                                | 71             | W    |  |
| Pulsed Drain Current                                                                                                                                                      | t <sub>p</sub> = 10 μs     |                        | I <sub>DM</sub>                   | 70             | А    |  |
| Operating and Storage Temperature Range                                                                                                                                   |                            |                        | T <sub>J</sub> , T <sub>stg</sub> | –55 to<br>+175 | °C   |  |
| Source Current (Body Diode)                                                                                                                                               |                            |                        | ۱ <sub>S</sub>                    | 19             | А    |  |
| Single Pulse Drain-to-Source Avalanche<br>Energy (V <sub>DD</sub> = 50 Vdc, V <sub>GS</sub> = 10 Vdc,<br>$I_{L(pk)}$ = 18.2 A, L = 0.3 mH, R <sub>G</sub> = 25 $\Omega$ ) |                            |                        | E <sub>AS</sub>                   | 50             | mJ   |  |
| Lead Temperature for Soldering<br>Purposes, 1/8" from Case for 10 Seconds                                                                                                 |                            |                        | ΤL                                | 260            | °C   |  |

MAYIMI IM DATINGS /T 25°C uploss otherwise noted)

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL RESISTANCE RATINGS

| Parameter                                   | Symbol          | Мах | Unit |
|---------------------------------------------|-----------------|-----|------|
| Junction-to-Case (Drain) - Steady State     | $R_{\theta JC}$ | 2.1 | °C/W |
| Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 47  |      |

1. Surface mounted on FR4 board using 1 sq in pad size, (Cu Area 1.127 sq in [2 oz] including traces).



### **ON Semiconductor®**

#### www.onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 100 V                | 74 mΩ @ 10 V            | 19 A               |





#### **MARKING DIAGRAM & PIN ASSIGNMENTS**



\* The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

| Parameter                                                    | Symbol               | Test Condition                                                                        |                        | Min | Тур  | Max  | Unit  |
|--------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------|------------------------|-----|------|------|-------|
| OFF CHARACTERISTICS                                          |                      |                                                                                       |                        |     | •    | •    |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub> | $V_{GS}$ = 0 V, $I_{D}$ = 250 $\mu$ A                                                 |                        | 100 |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | $V_{(BR)DSS}/T_J$    |                                                                                       |                        |     | 120  |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>     | $V_{GS} = 0 V_{.}$                                                                    | T <sub>J</sub> = 25°C  |     |      | 1.0  | μA    |
|                                                              |                      | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = 100 V                                     | T <sub>J</sub> = 125°C |     |      | 10   |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>     | V <sub>DS</sub> = 0 V, V <sub>GS</sub> =                                              | ±20 V                  |     |      | ±100 | nA    |
| ON CHARACTERISTICS (Note 2)                                  |                      |                                                                                       |                        |     |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>  | $V_{GS} = V_{DS}, I_D = 2$                                                            | 250 μΑ                 | 1.0 |      | 2.2  | V     |
| Negative Threshold Temperature<br>Coefficient                | $V_{GS(TH)}/T_J$     |                                                                                       |                        |     | 5.4  |      | mV/°C |
| Drain-to-Source On-Resistance                                | R <sub>DS(on)</sub>  | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> :                                             | = 10 A                 |     | 70   | 80   | mΩ    |
|                                                              |                      | V <sub>GS</sub> = 10 V, I <sub>D</sub> =                                              | : 10 A                 |     | 62   | 74   | 1     |
|                                                              |                      | V <sub>GS</sub> = 10 V, I <sub>D</sub> =                                              | : 19 A                 |     | 68   | 74   |       |
| Forward Transconductance                                     | 9 <sub>FS</sub>      | V <sub>DS</sub> = 5 V, I <sub>D</sub> =                                               | 10 A                   |     | 18   |      | S     |
| CHARGES, CAPACITANCES AND GA                                 | TE RESISTAN          | CE                                                                                    |                        |     | •    | •    |       |
| Input Capacitance                                            | C <sub>ISS</sub>     | V <sub>GS</sub> = 0 V, f = 1.0 MHz, V <sub>DS</sub> = 25 V                            |                        |     | 700  | 1000 | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>     |                                                                                       |                        |     | 110  |      |       |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>     |                                                                                       |                        |     | 50   |      | 1     |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>  | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 80 V, I <sub>D</sub> = 19 A                 |                        |     | 25   | 40   | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>   |                                                                                       |                        |     | 0.7  |      | 1     |
| Gate-to-Source Charge                                        | Q <sub>GS</sub>      |                                                                                       |                        |     | 2.4  |      | 1     |
| Gate-to-Drain Charge                                         | Q <sub>GD</sub>      |                                                                                       |                        |     | 9.6  |      |       |
| Plateau Voltage                                              | V <sub>GP</sub>      |                                                                                       |                        |     | 3.2  |      | V     |
| Gate Resistance                                              | R <sub>G</sub>       |                                                                                       |                        |     | 2.4  |      | Ω     |
| SWITCHING CHARACTERISTICS (No                                | te 3)                |                                                                                       |                        |     |      | -    |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>   |                                                                                       |                        |     | 7.0  |      | ns    |
| Rise Time                                                    | t <sub>r</sub>       | $V_{GS}$ = 10 V, $V_{DD}$ = 80 V, $I_{D}$ = 19 A, $R_{G}$ = 6.1 $\Omega$              |                        |     | 16   |      | 1     |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>  |                                                                                       |                        |     | 35   |      | 1     |
| Fall Time                                                    | t <sub>f</sub>       |                                                                                       |                        |     | 40   |      |       |
| DRAIN-SOURCE DIODE CHARACTE                                  | RISTICS              |                                                                                       |                        |     | •    | •    |       |
| Forward Diode Voltage                                        | V <sub>SD</sub>      |                                                                                       | $T_J = 25^{\circ}C$    |     | 0.9  | 1.2  | V     |
|                                                              |                      | $V_{GS} = 0 \text{ V}, \text{ I}_{S} = 19 \text{ A}$<br>$T_{J} = 125^{\circ}\text{C}$ |                        |     | 0.72 |      | 1     |
| Reverse Recovery Time                                        | t <sub>RR</sub>      |                                                                                       | •                      |     | 50   |      | ns    |
| Charge Time                                                  | T <sub>a</sub>       | $V_{GS}$ = 0 V, dI <sub>S</sub> /dt = 100 A/µs,<br>I <sub>S</sub> = 19 A              |                        |     | 38   |      | 1     |
| Discharge Time                                               | Т <sub>b</sub>       |                                                                                       |                        |     | 14   |      |       |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>1</sub> = 25°C unless otherwise noted)

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2%.

112

nC

Reverse Recovery Charge

3. Switching characteristics are independent of operating junction temperatures.

Q<sub>RR</sub>

### **TYPICAL CHARACTERISTICS**



### **TYPICAL CHARACTERISTICS**



### **TYPICAL CHARACTERISTICS**



Figure 13. Thermal Response (NTD6416ANL DPAK PCB Cu Area 720 mm<sup>2</sup> PCB Cu thk 2 oz)

#### **ORDERING INFORMATION**

| Device              | Package           | Shipping <sup>†</sup> |
|---------------------|-------------------|-----------------------|
| NTD6416ANLT4G       | DPAK<br>(Pb–Free) | 2500 / Tape & Reel    |
| NTD6416ANL-1G       | IPAK<br>(Pb-Free) | 75 Units / Rail       |
| NVD6416ANLT4G*      | DPAK<br>(Pb-Free) | 2500 / Tape & Reel    |
| NVD6416ANLT4G-VF01* | DPAK<br>(Pb–Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

\*NVD Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC–Q101 Qualified and PPAP Capable.

DATE 15 DEC 2010



IPAK CASE 369D-01 **ISSUE C** С в -SCALE 1:1 v Ε R 7 4 Α S 2 3 1 -T-7 SEATING PLANE κ J F ·H D 3 PL G 🖛 🔶 0.13 (0.005) 🔘 T STYLE 2: PIN 1. GATE STYLE 3: PIN 1. ANODE STYLE 1: PIN 1. BASE STYLE 4: PIN 1. CATHODE

DRAIN
SOURCE

4. DRAIN

STYLE 6: PIN 1. MT1 2. MT2 3. GATE

4. MT2 2. CATHODE

4. CATHODE

COLLECTOR

3. ANODE

STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER

4.



ANODE
GATE

4. ANODE

NOTES:

|     | INCHES    |       | MILLIMETERS |      |
|-----|-----------|-------|-------------|------|
| DIM | MIN       | MAX   | MIN         | MAX  |
| Α   | 0.235     | 0.245 | 5.97        | 6.35 |
| В   | 0.250     | 0.265 | 6.35        | 6.73 |
| С   | 0.086     | 0.094 | 2.19        | 2.38 |
| D   | 0.027     | 0.035 | 0.69        | 0.88 |
| Е   | 0.018     | 0.023 | 0.46        | 0.58 |
| F   | 0.037     | 0.045 | 0.94        | 1.14 |
| G   | 0.090 BSC |       | 2.29 BSC    |      |
| Н   | 0.034     | 0.040 | 0.87        | 1.01 |
| J   | 0.018     | 0.023 | 0.46        | 0.58 |
| к   | 0.350     | 0.380 | 8.89        | 9.65 |
| R   | 0.180     | 0.215 | 4.45        | 5.45 |
| S   | 0.025     | 0.040 | 0.63        | 1.01 |
| V   | 0.035     | 0.050 | 0.89        | 1.27 |
| Ζ   | 0.155     |       | 3.93        |      |

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.

#### MARKING DIAGRAMS

Integrated Circuits Discrete YWW XXXXXXXX



xxxxxxxx = Device Code А = Assembly Location IL = Wafer Lot Y = Year WW = Work Week

| DOCUMENT NUMBER:                                  | 98AON10528D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | DN10528D     Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |
|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| DESCRIPTION: IPAK (DPAK INSERTION MOUNT) PAGE 1 C |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                 |  |  |  |  |
| the suitability of its products for any pa        | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                                                                                                                                                                                                 |  |  |  |  |

2. COLLECTOR

4. COLLECTOR

3. EMITTER

STYLE 5: PIN 1. GATE 2. ANODE 3. CATHODE

4. ANODE





mm SCALE 3:1 inches

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### Electronic versions are uncontrolled except when accessed directly from the Document Repository. DOCUMENT NUMBER: 98AON13126D Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. **DESCRIPTION:** DPAK (SINGLE GAUGE) PAGE 1 OF 1 ON Semiconductor and unarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

© Semiconductor Components Industries, LLC, 2019

rights of others

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥