

# MOSFET - N-Channel, POWERTRENCH®

#### 100 V

### FDC3612

#### **General Description**

This N-Channel MOSFET has been designed specifically to improve the overall efficiency of DC/DC converters using either synchronous or conventional switching PWM controllers. It has been optimized for low gate charge, low  $R_{DS(ON)}$  and fast switching speed.

#### **Features**

• 2.6 A, 100 V

 $R_{DS(ON)} = 125 \text{ m}\Omega \text{ @ } V_{GS} = 10 \text{ V}$  $R_{DS(ON)} = 135 \text{ m}\Omega \text{ @ } V_{GS} = 6 \text{ V}$ 

- High Performance Trench Technology for Extremely Low R<sub>DS(ON)</sub>
- Low Gate Charge (14 nC Typical)
- High Power and Current Handling Capability
- Fast Switching Speed
- This is a Pb-Free Device

#### **Applications**

• DC/DC Converter

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol            | Pa                  | Ratings              | Unit |   |
|-------------------|---------------------|----------------------|------|---|
| V <sub>DSS</sub>  | Drain-Source Volta  | 100                  | V    |   |
| V <sub>GSS</sub>  | Gate-Source Voltag  | ±20                  | V    |   |
| I <sub>D</sub>    | Drain Current       | Continuous (Note 1a) | 2.6  | Α |
|                   |                     | Pulsed               | 20   | Α |
| E <sub>AS</sub>   | Single Pulse Avala  | 37                   | mJ   |   |
| $P_{D}$           | Maximum Power       | (Note 1a)            | 1.6  | W |
|                   | Dissipation         | (Note 1b)            | 0.8  | W |
| $T_J$ , $T_{STG}$ | Operating and Store | -55 to +150          | °C   |   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol | Parameter                                         | Ratings | Unit |
|--------|---------------------------------------------------|---------|------|
| RθJA   | Thermal Resistance, Junction-to-Ambient (Note 1a) | 78      | °C/W |
| Rejc   | Thermal Resistance, Junction-to-Case (Note 1)     | 30      | °C/W |

| V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX |
|------------------|-------------------------|--------------------|
| 100 V            | 125 mΩ @ 10 V           | 2.6 A              |
|                  | 135 mΩ @ 6 V            |                    |



TSOT23 6-Lead (SUPERSOT™-6) CASE 419BL

#### **MARKING DIAGRAM**



XXX = Specific Device Code

M = Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

#### **PINOUT**



#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol                                   | Parameter                                      | Test Conditions                                                                                                                                                           | Min         | Тур             | Max               | Unit  |
|------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-------------------|-------|
| RAIN-SOU                                 | JRCE AVALANCHE RATINGS (Note 2)                |                                                                                                                                                                           |             |                 |                   |       |
| $W_{DSS}$                                | Drain-Source Avalanche Energy                  | Single Pulse, $V_{DD} = 50 \text{ V}$ , $I_D = 2.6 \text{ A}$                                                                                                             | -           | -               | 90                | mJ    |
| $I_{AR}$                                 | Drain-Source Avalanche Current                 |                                                                                                                                                                           | -           | -               | 2.6               | Α     |
| OFF CHARA                                | ACTERISTICS                                    |                                                                                                                                                                           |             |                 |                   |       |
| BV <sub>DSS</sub>                        | Drain-Source Breakdown Voltage                 | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                                                             | 100         | -               | -                 | ٧     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$   | Breakdown Voltage Temperature<br>Coefficient   | I <sub>D</sub> = 250 μA, Referenced to 25°C                                                                                                                               | _           | 99              | _                 | mV/°C |
| I <sub>DSS</sub>                         | Zero Gate Voltage Drain Current                | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V                                                                                                                             | -           | -               | 10                | μΑ    |
| I <sub>GSSF</sub>                        | Gate-Body Leakage, Forward                     | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                                                                                                             | -           | -               | 100               | nA    |
| I <sub>GSSR</sub>                        | Gate-Body Leakage, Reverse                     | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                                                                                                                            | -           | -               | -100              | nA    |
| N CHARAC                                 | CTERISTICS (Note 2)                            | •                                                                                                                                                                         |             |                 |                   |       |
| V <sub>GS(th)</sub>                      | Gate Threshold Voltage                         | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                                                                                                                        | 2           | 2.3             | 4                 | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_{J}}$ | Gate Threshold Voltage Temperature Coefficient | I <sub>D</sub> = 250 μA, Referenced to 25°C                                                                                                                               | -           | -6              | -                 | mV/°C |
| R <sub>DS(on)</sub>                      | Static Drain–Source On Resistance              | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.6 A<br>V <sub>GS</sub> = 6 V, I <sub>D</sub> = 2.5 A<br>V <sub>GS</sub> = 10 V, I <sub>D</sub> = 2.6 A, T <sub>J</sub> = 125°C | -<br>-<br>- | 86<br>91<br>157 | 125<br>135<br>240 | mΩ    |
| I <sub>D(on)</sub>                       | On-State Drain Current                         | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 5 V                                                                                                                             | 10          | -               | -                 | Α     |
| 9 <sub>FS</sub>                          | Forward Transconductance                       | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 2.6 A                                                                                                                            | _           | 10              | _                 | S     |
| DYNAMIC C                                | CHARACTERISTICS                                |                                                                                                                                                                           |             | -               | -                 | -     |
| C <sub>iss</sub>                         | Input Capacitance                              | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1.0 MHz                                                                                                                | -           | 660             | -                 | pF    |
| C <sub>oss</sub>                         | Output Capacitance                             | 7                                                                                                                                                                         | -           | 55              | -                 | pF    |
| C <sub>rss</sub>                         | Reverse Transfer Capacitance                   | 7                                                                                                                                                                         | -           | 40              | -                 | pF    |
| $R_{g}$                                  | Gate Resistance                                |                                                                                                                                                                           | 0.1         | 1.4             | 3.0               | Ω     |
| WITCHING                                 | CHARACTERISTICS (Note 2)                       |                                                                                                                                                                           |             |                 |                   |       |
| t <sub>d(on)</sub>                       | Turn-On Delay Time                             | $V_{DD} = 50 \text{ V}, I_D = 1 \text{ A}, V_{GS} = 10 \text{ V},$                                                                                                        | -           | 6               | 11                | ns    |
| t <sub>r</sub>                           | Turn-On Rise Time                              | $R_{GEN} = 6 \Omega$                                                                                                                                                      | -           | 3.5             | 7                 | ns    |
| t <sub>d(off)</sub>                      | Turn-Off Delay Time                            | 7                                                                                                                                                                         | -           | 23              | 37                | ns    |
| t <sub>f</sub>                           | Turn-Off Fall Time                             | 1                                                                                                                                                                         | -           | 3.7             | 7.4               | ns    |
| Qg                                       | Total Gate Charge                              | V <sub>DS</sub> = 50 V, I <sub>D</sub> = 2.6 A, V <sub>GS</sub> = 10 V                                                                                                    | -           | 14              | 20                | nC    |
| $Q_{gs}$                                 | Gate-Source Charge                             | 7                                                                                                                                                                         | -           | 2.3             | -                 | nC    |
| $Q_{gd}$                                 | Gate-Drain Charge                              |                                                                                                                                                                           | -           | 3.6             | -                 | nC    |
|                                          | IRCE DIODE CHARACTERISTICS AND I               | MAXIMUM RATINGS                                                                                                                                                           |             |                 |                   |       |
| I <sub>S</sub>                           | Maximum Continuous Drain-Source Dio            | de Forward Current                                                                                                                                                        | _           | -               | 1.3               | Α     |
| V <sub>SD</sub>                          | Drain-Source Diode Forward Voltage             | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 1.3 A (Note 2)                                                                                                                    | -           | 0.76            | 1.2               | V     |
| t <sub>rr</sub>                          | Diode Reverse Recovery Time                    | $I_F = 2.6 \text{ A}, d_{IF}/d_t = 100 \text{ A/}\mu\text{s} \text{ (Note 2)}$                                                                                            | -           | 31              | -                 | ns    |
| Q <sub>rr</sub>                          | Diode Reverse Recovery Charge                  | I <sub>F</sub> = 2.6 A, d <sub>IF</sub> /d <sub>t</sub> = 100 A/μs (Note 2)                                                                                               |             | 56              |                   | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>1.</sup>  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design. a.) 78 °C/W when mounted on a 1in² pad of 2oz copper on FR-4 board b.) 156 °C/W when mounted on a minimum pad

<sup>2.</sup> Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty cycle  $\leq$  2.0 % 3. E<sub>AS</sub> of 37 mJ is based on starting T<sub>J</sub> = 25 °C; N-ch: L = 3 mH, I<sub>AS</sub> = 5 A, V<sub>DD</sub> = 100 V, V<sub>GS</sub> = 10 V. 100% test at L = 0.3 mH, I<sub>AS</sub> = 11 A.

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 3. On–Resistance Variation with Temperature



Figure 5. Transfer Characteristics



Figure 2. On-Resistance Variation with Drain Current and Gate Voltage



Figure 4. On-Resistance Variation with Gate-to-Source Voltage



Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature

#### TYPICAL ELECTRICAL CHARACTERISTICS (continued)



Figure 7. Gate Charge Characteristics



Figure 8. Capacitance Characteristics



Figure 9. Maximum Safe Operating Area



Figure 10. Single Pulse Maximum Power Dissipation



Figure 11. Transient Thermal Response Curve

(Note: Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design.)

#### **ORDERING INFORMATION**

| Device  | Device Marking | Package Type        | Shipping <sup>†</sup> |
|---------|----------------|---------------------|-----------------------|
| FDC3612 | .362           | TSOT-23-6 (Pb-free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.

SUPERSOT is a trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries.



#### TSOT23 6-Lead CASE 419BL ISSUE A

**DATE 31 AUG 2020** 





e1

-b





NOTES:

## SIDE VIEW

|         | SY | MM |                                |                 |
|---------|----|----|--------------------------------|-----------------|
|         | q  | 2  |                                |                 |
| 0.95    |    |    | -0.9                           | 5               |
| .00 MIN |    |    |                                | Ī               |
|         |    |    | 2.                             | l<br>60         |
|         |    |    |                                |                 |
|         |    | -  | <del>-</del> -L <sub>0.7</sub> | '0 M <b>I</b> N |

1.

## LAND PATTERN RECOMMENDATION

\*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRIMD.

#### **MILLIMETERS** DIM MIN. NOM. MAX. Α 0.90 1.00 1.10 Α1 0.10 0.00 0.05 A2 0.70 0.85 1.00 АЗ 0.25 BSC 0.25 0.38 0.50 b С 0.10 0.18 0.26 D 2.80 2.95 3.10 0.30 REE d Е 2.50 2.75 3.00

1.50

0.95 BSC 1.90 BSC

0.60 REF

0.40

1.70

0.60 10°

1.30

0.20

0°

E1

e1

L1

L2

θ

DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009.
 CONTROLLING DIMENSION: MILLIMETERS
 DIMENSIONS D AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH,

PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.25MM PER END. DIMENSIONS D AND E1 ARE

"A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY.

4. SEATING PLANE IS DEFINED BY THE TERMINALS.

DETERMINED AT DATUM H.

GENERIC
MARKING DIAGRAM\*



XXX = Specific Device Code

M = Date Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " •", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON83292G   | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSOT23 6-Lead |                                                                                                                                                                                | PAGE 1 OF 1 |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

onsemi Website: www.onsemi.com

**TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

 $\Diamond$