# **MOSFET** – Power, Single, P-Channel, DPAK -60 V, -15.5 A #### **Features** - Withstands High Energy in Avalanche and Commutation Modes - Low Gate Charge for Fast Switching - AEC Q101 Qualified NTDV20P06L - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - Bridge Circuits - Power Supplies, Power Motor Controls - DC-DC Conversion #### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | | | Symbol | Value | Unit | |---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-------------------------|-----------------|---------------|------| | Drain-to-Source | Voltage | V <sub>DSS</sub> | -60 | V | | | Gate-to-Source | Continu | ous | V <sub>GS</sub> | ±20 | V | | Voltage | Non-Repetitive | $t_p \le 10 \text{ ms}$ | $V_{GSM}$ | ±30 | | | Continuous<br>Drain Current | Steady State | T <sub>C</sub> = 25°C | I <sub>D</sub> | -15.5 | Α | | Power Dissipa-<br>tion | Steady State | T <sub>C</sub> = 25°C | P <sub>D</sub> | 65 | W | | Pulsed Drain<br>Current | t <sub>p</sub> = 10 | t <sub>p</sub> = 10 μs | | | Α | | Operating Junctio | perating Junction and Storage Temperature | | | -55 to<br>175 | °C | | Single Pulse Drain-to-Source Avalanche Energy ( $V_{DD}$ = 25 V, $V_{GS}$ = 5 V, $I_{PK}$ = 15 A, L = 2.7 mH, $R_{G}$ = 25 $\Omega$ ) | | | E <sub>AS</sub> | 304 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | |---------------------------------------------|-----------------|-----|------| | Junction-to-Case (Drain) | $R_{\theta JC}$ | 2.3 | °C/W | | Junction-to-Ambient - Steady State (Note 1) | $R_{\theta JA}$ | 80 | | | Junction-to-Ambient - Steady State (Note 2) | $R_{\theta JA}$ | 110 | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Surface-mounted on FR4 board using 1 in sq. pad size (Cu area = 1.127 in sq. [1 oz] including traces) - Surface-mounted on FR4 board using the minimum recommended pad size (Cu area = 0.412 in sq.) #### ON Semiconductor® #### www.onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> TYP | I <sub>D</sub> MAX<br>(Note 1) | |----------------------|-------------------------|--------------------------------| | -60 V | 130 m $\Omega$ @ –5.0 V | –15.5 A | #### P-Channel #### **MARKING DIAGRAMS** DPAK CASE 369C STYLE 2 IPAK/DPAK CASE 369D STYLE 2 20P06L Device Code A = Assembly Location Y = Year WW = Work Week G = Pb-Free Package #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. ### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) | Parameter | Symbol | Test Condi | tion | Min | Тур | Max | Units | |--------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------|---------------------------|------|-------|-------|-------| | OFF CHARACTERISTICS | • | | | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D =$ | –250 μΑ | -60 | -74 | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | -64 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V. | T <sub>J</sub> = 25°C | | | -1.0 | μΑ | | | | V <sub>GS</sub> = 0 V,<br>V <sub>DS</sub> = -60 V | T <sub>J</sub> = 150°C | | | -10 | ] | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V, V_{GS}$ | = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 3) | • | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D =$ | -250 μΑ | -1.0 | -1.5 | -2.0 | V | | Gate Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 3.1 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | $V_{GS} = -5.0 \text{ V}, I_{D}$ | = -7.5 A | | 0.130 | 0.150 | Ω | | | | V <sub>GS</sub> = -5.0 V, I <sub>E</sub> | <sub>)</sub> = -15 A | | 0.143 | | | | Forward Transconductance | 9 <sub>FS</sub> | $V_{DS} = -10 \text{ V}, I_D$ | = -7.5 A | | 11 | | S | | Drain-to-Source On-Voltage | V <sub>DS(on)</sub> | V <sub>GS</sub> = -5.0 V, | T <sub>J</sub> = 25°C | | | -1.2 | V | | | | $I_D = -7.5 \text{ A}$ | T <sub>J</sub> = 150°C | | | -1.9 | | | CHARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | 740 | 1190 | pF | | Output Capacitance | Coss | V <sub>GS</sub> = 0 V, f = 1 MHz | , V <sub>DS</sub> = -25 V | | 207 | 300 | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | 1 | | | 66 | 120 | ] | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 15 | 26 | nC | | Gate-to-Source Charge | Q <sub>GS</sub> | $V_{GS} = -5.0 \text{ V}, V_{DS} = -48 \text{ V},$ $I_{D} = -18 \text{ A}$ | | | 4.0 | | ] | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 7.0 | | | | SWITCHING CHARACTERISTICS (Note 4 | ) | | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 11 | 20 | ns | | Rise Time | t <sub>r</sub> | VGS = -5.0 V. Vn | n = -30 V. | | 90 | 180 | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $V_{GS} = -5.0 \text{ V}, V_{D}$<br>$I_{D} = -15 \text{ A}, R_{G}$ | = 9.1 Ω | | 28 | 50 | | | Fall Time | t <sub>f</sub> | 1 | | | 70 | 135 | | | DRAIN-SOURCE DIODE CHARACTERIS | TICS | • | | | | | • | | Forward Diode Voltage | $V_{SD}$ | | T <sub>J</sub> = 25°C | | 1.5 | 2.5 | V | | | | $V_{GS} = 0 \text{ V}, I_{S} = -15 \text{ A}$ | T <sub>J</sub> = 150°C | | 1.3 | | | | Reverse Recovery Time | t <sub>RR</sub> | | • | | 60 | | ns | | Charge Time | t <sub>a</sub> | $V_{GS} = 0 \text{ V, } d_{IS}/d_t = 0 \text{ V}$ | = 100 A/us | | 39 | | 1 | | Discharge Time | t <sub>b</sub> | $I_{S} = -12$ | Α | | 21 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | 1 | | | 0.13 | | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>3.</sup> Pulse Test: pulse width $\leq 300~\mu s$ , duty cycle $\leq 2\%$ 4. Switching characteristics are independent of operating junction temperatures #### **TYPICAL PERFORMANCE CURVES** (T<sub>J</sub> = 25°C unless otherwise noted) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance versus Drain Current and Temperature Figure 4. On-Resistance versus Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current versus Voltage Figure 7. Capacitance Variation Figure 8. Gate-to-Source and Drain-to-Source Voltage versus Total Charge Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy versus Starting Junction Temperature #### **ORDERING INFORMATION** | Device | Package | $Shipping^\dagger$ | |--------------------|-------------------|--------------------| | NTD20P06LG | DPAK<br>(Pb-Free) | 75 Units / Rail | | NTD20P06LT4G | | 2500 / Tape & Reel | | NTDV20P06LT4G | | 2500 / Tape & Reel | | NTDV20P06LT4G-VF01 | | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **MECHANICAL CASE OUTLINE** **PACKAGE DIMENSIONS** **DATE 15 DEC 2010** STYLE 2: PIN 1. GATE 3 STYLE 6: PIN 1. MT1 2. MT2 3. GATE 2. DRAIN 4. DRAIN MT2 SOURCE STYLE 1: PIN 1. BASE 3 STYLE 5: PIN 1. GATE 2. ANODE 3. CATHODE ANODE 2. COLLECTOR **EMITTER** COLLECTOR #### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INCHES | | ES MILLIMET | | |-----|--------|-------|-------------|------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | В | 0.250 | 0.265 | 6.35 | 6.73 | | С | 0.086 | 0.094 | 2.19 | 2.38 | | D | 0.027 | 0.035 | 0.69 | 0.88 | | Е | 0.018 | 0.023 | 0.46 | 0.58 | | F | 0.037 | 0.045 | 0.94 | 1.14 | | G | 0.090 | BSC | 2.29 BSC | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | J | 0.018 | 0.023 | 0.46 | 0.58 | | Κ | 0.350 | 0.380 | 8.89 | 9.65 | | R | 0.180 | 0.215 | 4.45 | 5.45 | | S | 0.025 | 0.040 | 0.63 | 1.01 | | ٧ | 0.035 | 0.050 | 0.89 | 1.27 | | Z | 0.155 | | 3.93 | | #### **MARKING DIAGRAMS** STYLE 4: PIN 1. CATHODE STYLE 3: PIN 1. ANODE 2. CATHODE 4. CATHODE 3 ANODE STYLE 7: PIN 1. GATE 2. COLLECTOR 3. EMITTER COLLECTOR ANODE GATE 4. ANODE xxxxxxxxx = Device Code Α = Assembly Location IL = Wafer Lot Υ = Year WW = Work Week | DOCUMENT NUMBER: 98AON10528D Electronic versions are uncontrolled except when accessed directly from the Document I Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|-------------| | DESCRIPTION: | IPAK (DPAK INSERTION MOUNT) | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. **DETAIL A** ROTATED 90° CW S | STYLE 1: | STYLE 2: | STYLE 3: | STYLE 4: | STYLE 5: | | |---------------------------|--------------------------|---------------------------|----------------|---------------------------|--| | PIN 1. BASE | PIN 1. GATE | PIN 1. ANODE | PIN 1. CATHODE | PIN 1. GATE | | | 2. COLLECTOR | 2. DRAIN | 2. CATHODE | 2. ANODE | <ol><li>ANODE</li></ol> | | | <ol><li>EMITTER</li></ol> | <ol><li>SOURCE</li></ol> | <ol><li>ANODE</li></ol> | 3. GATE | <ol><li>CATHODE</li></ol> | | | 4. COLLECTOR | 4. DRAIN | <ol><li>CATHODE</li></ol> | 4. ANODE | <ol><li>ANODE</li></ol> | | | | | | | | | | | | | | | | STYLE 6: STYLE 8: STYLE 9: STYLE 7: STYLE 10: PIN 1. MT1 2. MT2 PIN 1. GATE 2. COLLECTOR PIN 1. N/C 2. CATHODE PIN 1. ANODE 2. CATHODE PIN 1. CATHODE 2. ANODE 3. GATE 4. MT2 3. EMITTER 4. COLLECTOR 3. ANODE 4. CATHODE 3. RESISTOR ADJUST 4. CATHODE 3. CATHODE 4. ANODE #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. **DATE 21 JUL 2015** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. - 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI- - MENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. 5. DIMENSIONS D AND E ARE DETERMINED AT THE - OUTERMOST EXTREMES OF THE PLASTIC BODY. 6. DATUMS A AND B ARE DETERMINED AT DATUM - 7. OPTIONAL MOLD FEATURE. | | INC | HES | MILLIN | IETERS | |-----|-------|-------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | b | 0.025 | 0.035 | 0.63 | 0.89 | | b2 | 0.028 | 0.045 | 0.72 | 1.14 | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | С | 0.018 | 0.024 | 0.46 | 0.61 | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | D | 0.235 | 0.245 | 5.97 | 6.22 | | E | 0.250 | 0.265 | 6.35 | 6.73 | | е | 0.090 | BSC | 2.29 BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | L | 0.055 | 0.070 | 1.40 | 1.78 | | L1 | 0.114 | REF | 2.90 | REF | | L2 | 0.020 | BSC | 0.51 | BSC | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | L4 | | 0.040 | | 1.01 | | Z | 0.155 | | 3.93 | | #### **GENERIC MARKING DIAGRAM\*** XXXXXX = Device Code = Assembly Location Α L = Wafer Lot Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: 98AON10527D Electronic versions are uncontrolled except when accessed directly from the Deprinted versions are uncontrolled except when stamped "CONTROLLED COPY" | | , , | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|-------------| | DESCRIPTION: | DPAK (SINGLE GAUGE) | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative