## Integrated stepper motor driver for bipolar stepper motors with microstepping and programmable current profile

## Features

- Two full bridges for max. 1.3 A load $\left(R_{\text {DSON }}=500 \mathrm{~m} \Omega\right)$
- Programmable current waveform with look-up table: 9 entries with 5 bit resolution
- Current regulation by integrated PWM controller and internal current sensing
- Programmable stepping mode: full, half, mini and microstepping
- Programmable slew rate for EMC and power dissipation optimization
- Programmable Fast-, Slow-, Mixed- and AutoDecay Mode
- Full-scale current programmable with 3 bit resolution
- Programmable stall detection
- Step clock input for reduced $\mu$ Controller requirements
- Very low current consumption in standby mode $\mathrm{I}_{\mathrm{S}}<3 \mu \mathrm{~A}$, typ. $\mathrm{T}_{\mathrm{j}} \leq 85^{\circ} \mathrm{C}$
- All outputs short circuit protected with openload, overload current, temperature warning and thermal shutdown
- The PWM signal of the internal PWM controller is available as digital output.
- All parameters are guaranteed for $3 \mathrm{~V}<\mathrm{Vcc}<$ 5.3 V and for $7 \mathrm{~V}<\mathrm{Vs}<20 \mathrm{~V}$


## Applications

Stepper motor driver for bipolar stepper motors in automotive applications like light levelling, Bending light and Throttle control.


## Description

The L9942 is an integrated stepper motor driver for bipolar stepper motors with microstepping and programmable current profile look-up-table to allow a flexible adaptation of the stepper motor characteristics and intended operating conditions. It is possible to use different current profiles depending on target criteria: audible noise, vibrations, rotation speed or torque. The decay mode used in PWM-current control circuit can be programmed to slow-, fast-, mixed-and autodecay. In autodecay mode device will use slow decay mode if the current for the next step will increase and the fast decay or mixed decay mode if the current will decrease. The programmable stall detection is useful in case of head lamp leveling and bending light application, by preventing to run the motor too long time in stall for position alignment. If a stall is detected, the alignment process is closed and the noise is minimized.

## Table 1. Device summary

| Order code | Junction temp. range, ${ }^{\circ} \mathbf{C}$ | Package | Packing |
| :---: | :---: | :---: | :---: |
| L9942XP1 | -40 to 150 | PowerSSO24 | Tube |
| L9942XP1TR | -40 to 150 | PowerSSO24 | Tape and reel |

## Contents

1 Block diagram and pin information ..... 6
2 Device description ..... 9
2.1 Dual power supply: $\mathrm{V}_{\mathrm{S}}$ and $\mathrm{V}_{\mathrm{CC}}$ ..... 9
2.2 Standby mode ..... 9
2.3 Diagnostic functions ..... 9
2.4 Overvoltage and undervoltage detection ..... 9
2.5 Temperature warning and thermal shutdown ..... 10
2.6 Inductive loads ..... 10
2.7 Cross-current protection ..... 10
2.8 PWM current regulation ..... 10
2.9 Decay modes ..... 10
2.10 Overcurrent detection ..... 11
2.11 Open load detection ..... 11
2.12 Stepping modes ..... 11
2.13 Decay modes ..... 13
3 Electrical specifications ..... 14
3.1 Absolute maximum ratings ..... 14
3.2 ESD protection ..... 14
3.3 Thermal data ..... 15
3.4 Electrical characteristics ..... 16
3.4.1 Supply ..... 16
3.4.2 Over- and undervoltage detection ..... 17
3.4.3 Reference current output ..... 17
3.4.4 Charge pump output ..... 18
3.4.5 Outputs: $\operatorname{Qxn}(x=A ; B n=1 ; 2)$ ..... 18
3.4.6 PWM control ..... 20
4 Functional description of the logic with SPI ..... 21
4.1 Motor stepping clock input (STEP) ..... 21
4.2 PWM output (PWM) ..... 21
4.3 Serial peripheral interface (SPI) ..... 21
4.4 Chip select not (CSN) ..... 21
4.5 Serial data in (DI) ..... 21
4.6 Serial data out (DO) ..... 22
4.7 Serial clock (CLK) ..... 22
4.8 Data register ..... 22
5 SPI - control and status registers ..... 23
5.1 Register 0 ..... 23
5.2 Register 1 ..... 24
5.3 Register 2 ..... 24
5.4 Register 3 ..... 25
5.5 Register 4 and 5 ..... 25
5.6 Register 6 ..... 26
5.7 Register 7 ..... 26
5.8 Auxiliary logic blocks ..... 27
5.8.1 Fault condition ..... 27
5.8.2 SPI communication monitoring ..... 27
5.8.3 PWM monitoring for stall detection ..... 27
6 Logic with SPI - electrical characteristics ..... 28
6.1 Inputs: CSN, CLK, STEP, EN and DI ..... 28
6.2 DI timing ..... 28
6.3 Outputs: DO, PWM ..... 29
6.4 Output: DO timing ..... 29
6.5 CSN timing ..... 29
6.6 STEP timing ..... 30
7 Appendix ..... 33
7.1 Stall detection ..... 33
7.2 Step clock input ..... 33
7.3 Load current control and detection of overcurrent (shortages at outputs) ..... 33
8 Package information ..... 38
9 Revision history ..... 39

## List of tables

Table 1. Device summary ..... 1
Table 2. Pin description ..... 7
Table 3. Truth table ..... 11
Table 4. Absolute maximum ratings ..... 14
Table 5. ESD protection ..... 14
Table 6. Operating junction temperature ..... 15
Table 7. Temperature warning and thermal shutdown ..... 15
Table 8. Supply. ..... 16
Table 9. Over- and undervoltage detection ..... 17
Table 10. Reference current output ..... 17
Table 11. Charge pump output ..... 18
Table 12. Outputs: $Q x n(x=A ; B n=1 ; 2)$ ..... 18
Table 13. PWM control (see Figure 4 and Figure 7) ..... 20
Table 14. Register 0 ..... 23
Table 15. Register 1 ..... 24
Table 16. Register 2 ..... 24
Table 17. Register 3 ..... 25
Table 18. Register 4 and 5 ..... 25
Table 19. Register 6 ..... 26
Table 20. Register 7 ..... 26
Table 21. Inputs: CSN, CLK, STEP, EN and DI ..... 28
Table 22. Dl timing (see Figure 11 and Figure 13) .....  28
Table 23. Outputs: DO, PWM ..... 29
Table 24. Output: DO timing (see Figure 12 and Figure 13) ..... 29
Table 25. CSN timing ..... 29
Table 26. STEP timing ..... 30
Table 27. Document revision history ..... 39

## List of figures

Figure 1. Block diagram ..... 6
Figure 2. Pin connection (top view) ..... 6
Figure 3. Stepping modes ..... 12
Figure 4. Decay modes ..... 13
Figure 5. Thermal data of the package ..... 15
Figure 6. VS monitoring ..... 17
Figure 7. Logic to set load current limit ..... 19
Figure 8. Switching on minimum time ..... 20
Figure 9. SPI and registers ..... 22
Figure 10. Transfer timing diagram ..... 30
Figure 11. Input timing ..... 30
Figure 12. SPI - DO valid data delay time and valid time ..... 31
Figure 13. DO enable and disable time ..... 31
Figure 14. Timing of status bit 0 (fault condition) ..... 32
Figure 15. Stall detection ..... 35
Figure 16. Reference generation for PWM control (switch on) ..... 36
Figure 17. Reference generation for PWM control (decay) ..... 37
Figure 18. PowerSSO24 mechanical data and package dimensions ..... 38

## 1 <br> Block diagram and pin information

Figure 1. Block diagram


Figure 2. Pin connection (top view)


Table 2. Pin description

| Pin | Symbol | Function |
| :---: | :---: | :---: |
| $\begin{gathered} \hline 1,12,13, \\ 24 \end{gathered}$ | PGND | Power ground: All pins PGND are internally connected to the heat slug. Important: All pins of PGND must be externally connected! |
| $\begin{gathered} 3,10,15, \\ 22 \end{gathered}$ | VS | Power supply voltage (external reverse protection required): For EMI reason a ceramic capacitor as close as possible to PGND is recommended. Important: All pins of VS must be externally connected! |
| 2, 23 | $\begin{gathered} \text { QA1,QA } \\ 2 \end{gathered}$ | Fullbridge-outputs An: The output is built by a high-side and a low-side switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal reverse diode (bulk-drain-diode: highside driver from output to VS, low-side driver from PGND to output). This output is overcurrent protected. |
| 11, 14 | $\begin{gathered} \text { QB1,QB } \\ 2 \end{gathered}$ | Fullbridge-outputs Bn: The output is built by a highside and a low-side switch, which are internally connected. The output stage of both switches is a power DMOS transistor. Each driver has an internal reverse diode (bulk-drain-diode: highside driver from output to VS, low-side driver from PGND to output). This output is overcurrent protected. |
| 4 | CLK | SPI clock input: The input requires CMOS logic levels. The CLK input has a pull-down current. It controls the internal shift register of the SPI. |
| 5 | DI | Serial data input: The input requires CMOS logic levels. The DI input has a pull-down current. It receives serial data from the microcontroller. The data is a 16bit control word and the most significant bit (MSB, bit 0 ) is transferred first. |
| 6 | CSN | Chip Select Not input The input requires CMOS logic levels. The CSN input has a pull-up current. The serial data transfer between device and micro controller is enabled by pulling the input CSN to low level. |
| 7 | DO | SPI data output: The diagnosis data is available via the SPI and it is a tristate-output. The output is CMOS compatible will remain highly resistive, if the chip is not selected by the input CSN (CSN = high) |
| 8 | PWM | PWM output This CMOS compatible output reflects the current duty cycle of the internal PWM controller of bridge A. It is an high resistance output until VCC has reached minimum voltage ore can switched off via the SPI command. |
| 9 | STEP | Step clock input: The input requires CMOS logic levels. The STEP input has a pull-down current. It is clock of up and down counter of control register 0 . Rising edge starts new PWM cycle to drive motor in next position. |
| 16 | CP | Charge Pump Output: A ceramic capacitor (e.g. 100 nF ) to VS can be connected to this pin to buffer the charge-pump voltage. |
| 17 | GND | Ground: Reference potential besides power ground e.g. for reference resistor RREF. From this pin exist a resistive path via substrate to PGND. |
| 18 | TEST | Test input The TEST input has a pull-down current. Pin used for production test only. In the application it must be connected to GND. |
| 19 | VCC | Logic supply voltage: For this input a ceramic capacitor as close as possible to GND is recommended. |

Table 2. Pin description (continued)

| Pin | Symbol | Function |
| :---: | :---: | :--- |
| 20 | RREF | Reference Resistor The reference resistor is used to generate a <br> temperature stable reference current used for current control and internal <br> oscillator. At this output a voltage of about 1.28V is present. The resistor <br> should be chosen that a current of about 200uA will flow through the <br> resistor. |
| 21 | EN | Enable input: The input requires CMOS logic levels. The EN input has a <br> pull-down resistor. In standby-mode outputs will be switched off and all <br> registers will be cleared. If EN is set to a logic high level then the device will <br> enter the active mode. |

## 2 Device description

### 2.1 Dual power supply: $\mathbf{V}_{\mathbf{S}}$ and $\mathbf{V}_{\mathrm{CC}}$

The power supply voltage $\mathrm{V}_{\mathrm{S}}$ supplies the half bridges. An internal charge-pump is used to drive the highside switches. The logic supply voltage $\mathrm{V}_{\mathrm{CC}}$ (stabilized) is used for the logic part and the SPI of the device. Due to the independent logic supply voltage the control and status information will not be lost, if there are temporary spikes or glitches on the power supply voltage. In case of power-on ( $\mathrm{V}_{\mathrm{CC}}$ increases from undervoltage to $\mathrm{V}_{\text {POR OFF }}=2.60 \mathrm{~V}$, typical) the circuit is initialized by an internally generated power-on-reset (POR). If the voltage $\mathrm{V}_{\mathrm{CC}}$ decreases under the minimum threshold ( $\mathrm{V}_{\mathrm{POR} \mathrm{ON}}=2.3 \mathrm{~V}$, typical), the outputs are switched to tristate (high impedance) and the internal registers are cleared.

### 2.2 Standby mode

The EN input has a pull-down resistor. The device is in standby mode if EN input isn't set to a logic high level. All latched data will be cleared and the inputs and outputs are switched to high impedance. In the standby mode the current at VS (VCC) is less than $3 \mu \mathrm{~A}(1 \mu \mathrm{~A})$ for $C S N=$ high (DO in tristate). If EN is set to a logic high level then the device will enter the active mode. In the active mode the charge pump and the supervisor functions are activated.

### 2.3 Diagnostic functions

All diagnostic functions (overload/-current, open load, power supply over-/undervoltage, temperature warning and thermal shutdown) are internally filtered ( $\mathrm{t}_{\mathrm{GL}}=32 \mu \mathrm{~s}$, typical) and the condition has to be valid for a minimum time before the corresponding status bit in the status registers will be set. The filters are used to improve the noise immunity of the device. Open load and temperature warning function are intended for information purpose and will not change the state of the bridge drivers. On contrary, the overload/-current and thermal shutdown condition will disable the corresponding driver (overload/-current) or all drivers (thermal shutdown), respectively. The microcontroller has to clear the status bit to reactivate the bridge driver.

### 2.4 Overvoltage and undervoltage detection

If the power supply voltage Vs rises above the overvoltage threshold $\mathrm{V}_{\text {SOV off }}$ (typical 21 V ), an overvoltage condition is detected. Programmable by SPI (OVW) the outputs are switched to high impedance state (default after reset) or the overvoltage bit is set without switching the outputs to high impedance. When the voltage Vs drops below the undervoltage threshold $\mathrm{V}_{\text {SUV OFF }}$, the outputs are switched to high impedance state to avoid the operation of the power devices without sufficient gate driving voltage (increased power dissipation). Error condition is latched and the microcontroller needs to clear the status bits to reactivate the drivers.

### 2.5 Temperature warning and thermal shutdown

If junction temperature rises above $T_{j}$ Tw a temperature warning flag is set which is detectable via the SPI. If junction temperature increases above the second threshold $T_{j}$ SD, the thermal shutdown bit will be set and power DMOS transistors of all output stages are switched off to protect the device. In order to reactivate the output stages the junction temperature must decrease below Tj SD -Tj SD HYS and the thermal shutdown bit has to be cleared by the microcontroller.

### 2.6 Inductive loads

Each half bridge is built by an internally connected highside and a low-side power DMOS transistor. Due to the built-in reverse diodes of the output transistors, inductive loads can be driven without external free-wheeling diodes. In order to reduce the power dissipation during free-wheeling condition the PWM controller will switch-on the output transistor parallel to the freewheeling diode (synchronous rectification).

### 2.7 Cross-current protection

The four half-brides of the device are cross-current protected by an internal delay time depending on the programmed slew rate. If one driver (LS or HS) is turned-off then activation of the other driver of the same half bridge will be automatically delayed by the cross-current protection time.

### 2.8 PWM current regulation

An internal current monitor output of each high-side and low-side transistor sources a current image which has a fixed ratio of the instantaneous load current. This current images are compared with the current limit in PWM control. Range of limit can reach from programmed full scale value (register1 DAC Scale) down belonging LSB value of 5 bit DAC (register1 DAC Phase x). The data of the two 5 bit DACs comes form set up in 9 current profiles (register2 to 6). If signal changes to logic high at pin STEP then 2 current profiles are moved in register1 for DAC Phase A and B. Number of profile depends on phase counter reading and direction bit in register0 (Figure 7). The bridges are switched on until the load current sensed at HS switch exceeds the limit. Load current comparator signal is used to detect open load or overcurrent condition also.

### 2.9 Decay modes

During off-time the device will use one of several decay modes programmable by SPI (Figure 4 top). In slow decay mode HS switches are activated after cross current protection time for synchronous rectification to reduce the power dissipation (Figure 4 detail A). In fast decay opposite half bridge will switched on after cross current protection time, that is same like change in the direction. For mixed decay the duration of fast decay period before slow decay can be set to a fixed time (Figure 4 detail B continuous line) or is triggered by underrun of the load current limit (Figure 4 detail B dashed line), that can be detected at LS switch. The special mode where the actual phase counter value is taken into account to select the decay mode is called auto decay (e.g. in Figure 3 Micro Stepping DIR=1). If the absolute value of the current limit is higher as during step before then PWM control uses
slow decay mode always. Otherwise one of the fast decay modes is automatic selected for a quick decrease of the load current and so it obtains new lower target value.

### 2.10 Overcurrent detection

The overcurrent detection circuit monitors the load current in each activated output stage. In HS stage it is in function after detection of current limit during PWM cycle and in LS stage it works permanently. If the load current exceeds the overcurrent detection threshold for at least $t_{\text {ISC }}=4 \mu \mathrm{~s}$, the overcurrent flag is set and the corresponding driver is switched off to reduce the power dissipation and to protect the integrated circuit. Error condition is latched and the microcontroller needs to clear the status bits to reactivate the drivers.

### 2.11 Open load detection

The open load detection monitors the activity time of the PWM controller and is available for each phase. If the limit of load current is below around 100 mA then open load condition is detectable. Open load bit for a bridge is set in the register6 if this low current limit can't reached after at least 15 consecutive PWM cycles.

Table 3. Truth table

| DC2 | DC1 | DC0 | $\mathbf{1 4}$ | $\mathbf{I 3}$ | $\mathbf{I 2}$ | $\mathbf{I 1}$ | $\mathbf{I 0}$ | max. IOL |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | x | x | x | x | 46 mA |
| 0 | 0 | 1 | 0 | x | x | x | x | 68 mA |
| 0 | 1 | 0 | 0 | 0 | x | x | x | 52 mA |
| 0 | 1 | 1 | 0 | 0 | x | x | x | 81 mA |
| 1 | 0 | 0 | 0 | 0 | 0 | x | x | 53 mA |
| 1 | 0 | 1 | 0 | 0 | 0 | x | x | 78 mA |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 37 mA |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 44 mA |

Truth table shows possible profiles for active open load detection. Maximum threshold IOL is shown in left column if $x$ bits are 1 (see also Figure 7). Lowest possible limit is e.g. 3.1 mA for $D C 2=D C 1=D C 0=0$ and it is set only $I 0=1$.

### 2.12 Stepping modes

One full revolution can consist of four full steps, eight half steps, sixteen mini steps or 32 microsteps.

Mode is set up in register 0 and it defines increment size of phase counter. Phase counter value defines address of corresponding current profile. Stepping modes with typical profile values can see in Figure 3 (e.g. also so called 'Two Phase On' shown in dashed line).

Figure 3. Stepping modes


### 2.13 Decay modes

Figure 4. Decay modes

$\mathrm{T}_{\mathrm{FT}}$ Filter time for the purpose of switch off delay in on mode is set by FT register6
$\mathrm{T}_{\mathrm{CC}}$ Cross current protection time is set by SR1 SR0 register0
$T_{B} \quad$ Blank time of load current comparator $\quad T_{B}=T_{C C}$

$T_{F T}$ Filter time for purpose of delay when decay mode has to change after limit under-run
$T_{M D}$ When limit is reached so fast decay duration time is set by DM1 DM2 register0

## 3 Electrical specifications

### 3.1 Absolute maximum ratings

Table 4. Absolute maximum ratings

| Symbol | Parameter | Value | Unit |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{S}}$ | DC supply voltage | -0.3 to 28 | V |
|  | single pulse $\mathrm{t}_{\text {max }}<400 \mathrm{~ms}$ | 40 | V |
| $\mathrm{V}_{\mathrm{CC}}$ | Stabilized supply voltage, logic supply | -0.3 to 5.5 | V |
| $\begin{gathered} \mathrm{V}_{\mathrm{DI}}, \mathrm{~V}_{\mathrm{DO}}, \\ \mathrm{~V}_{\mathrm{CLK}} \mathrm{~V}_{\mathrm{CSN}}, \\ \mathrm{~V}_{\mathrm{STEP}} \mathrm{~V}_{\mathrm{EN}} \end{gathered}$ | Digital input / output voltage | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $V_{\text {RREF }}$ | Current reference resistor | -0.3 to $\mathrm{V}_{\mathrm{CC}}+0.3$ | V |
| $V_{C P}$ | Charge pump output | -0.3 to $\mathrm{V}_{S}+11$ | V |
| $\mathrm{V}_{\text {Qxn }}$ | ( $\mathrm{x}=\mathrm{A} ; \mathrm{B} \mathrm{n}=1 ; 2$ ) output voltage | -0.3 to $\mathrm{V}_{S}+0.3$ | V |
| $\mathrm{I}_{\text {Qxn }}$ | ( $\mathrm{x}=\mathrm{A} ; \mathrm{B} \mathrm{n}=1 ; 2$ ) output current | $\pm 2.5$ | A |

Warning: Leaving the limitation of any of these values may cause an irreversible damage of the integrated circuit!

### 3.2 ESD protection

Table 5. ESD protection

| Parameter | Value | Unit |
| :--- | :--- | :---: |
| All pins | $\pm 2^{(1)}$ | kV |
| output pins: Qxn $(\mathrm{x}=\mathrm{A} ; \mathrm{B} \mathrm{n}=1 ; 2)$ | $\pm 4^{(2)}$ | kV |

1. HBM according to MIL 883C, Method 3015.7 or EIA/JESD22-A114-A
2. HBM with all unzapped pins grounded

### 3.3 Thermal data

Table 6. Operating junction temperature

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| $\mathrm{T}_{\mathrm{j}}$ | Operating junction temperature | -40 to 150 | ${ }^{\circ} \mathrm{C}$ |

Table 7. Temperature warning and thermal shutdown

| Symbol | Parameter | Min. | Typ. | Max. | Unit |  |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\text {jTW ON }}$ | Temperature warning <br> threshold junction <br> temperature | $\mathrm{T}_{\mathrm{j}}$ increasing | - | - | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jTW OFF }}$ | Temperature warning <br> threshold junction <br> temperature | - | 130 | - | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD ON }}$ | Thermal shutdown threshold <br> junction temperature | - | - | - | 170 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD OFF }}$ | Thermal shutdown threshold <br> junction temperature | - | 150 | - | - | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {jSD HYS }}$ | Thermal shutdown hysteresis | - | - | 5 | - | K |

Figure 5. Thermal data of the package

Power SSO24 Zth j-a


Note:
1s 1 signal layer
$2 s 2 p 2$ signal layers 2 internal planes

### 3.4 Electrical characteristics

$\mathrm{V}_{\mathrm{S}}=7$ to $20 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=3.0$ to $5.3 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{REF}}=-200 \mu \mathrm{~A}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

### 3.4.1 Supply

Table 8. Supply

| Symbol | Parameter | Test condition |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Is | $\mathrm{V}_{\mathrm{S}} \mathrm{DC}$ supply current in active mode | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{EN}=\mathrm{V}_{\mathrm{CC}}$ outputs floating |  | - | 7 | 20 | mA |
|  | $\mathrm{V}_{\text {S }}$ quiescent supply current | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$, TEST, $\mathrm{EN}=0 \mathrm{~V}$ outputs floating | $\begin{aligned} & \mathrm{T}_{\mathrm{j}}=-40^{\circ} \mathrm{C} \\ & \text { to } 25^{\circ} \mathrm{C} \end{aligned}$ | - | 3 | 10 | $\mu \mathrm{A}$ |
|  |  |  | $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | - | 6 | 20 |  |
| $\mathrm{I}_{\mathrm{CC}}$ | $V_{C C} D C$ supply current in active mode | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \mathrm{EN}=\mathrm{V}_{\mathrm{CC}}, \\ & \mathrm{DI}=\mathrm{CLK}=\mathrm{STEP}=0 \mathrm{~V} \end{aligned}$ |  | - | 1 | 3 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ TEST; <br> $\mathrm{EN}=0 \mathrm{~V} ; \mathrm{CSN}=$ <br> $\mathrm{V}_{\mathrm{CC}}$ no clocks outputs floating | $\begin{aligned} & \mathrm{T}_{\mathrm{j}}=-40^{\circ} \mathrm{C} \\ & \text { to } 25^{\circ} \mathrm{C} \end{aligned}$ | - | 1 | 3 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{Cc}}$ | $\mathrm{V}_{\text {CC }}$ quiescent supply current | $\mathrm{CSN}=\mathrm{V}_{\mathrm{CC}}$ no clocks outputs floating | $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | - | 2 | 6 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}= \\ & 5.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{j}}=-40^{\circ} \mathrm{C} \\ & \text { to } 25^{\circ} \mathrm{C} \end{aligned}$ | - | 4 | 13 | $\mu \mathrm{A}$ |
| $I_{S}+I_{C C}$ | Sum quiescent supply current | TEST; EN=0 V $\mathrm{CSN}=\mathrm{V}_{\mathrm{CC}}$ no clocks outputs floating | $\mathrm{T}_{\mathrm{j}}=125^{\circ} \mathrm{C}$ | - | 8 | 26 |  |
| $\mathrm{t}_{\text {setPOR }}{ }^{(1)}$ | $\mathrm{V}_{\mathrm{CC}}$ on set up time | $\mathrm{EN}=5 \mathrm{~V}, \mathrm{CSN}=\mathrm{CLK}=0 \mathrm{~V}$ DO changes from high ohmic to logic level LOW |  | 2 | - | - | $\mu \mathrm{s}$ |

1. This parameter is guaranteed by design.

### 3.4.2 Over- and undervoltage detection

Table 9. Over- and undervoltage detection

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {SUV ON }}$ | $\mathrm{V}_{\mathrm{S}}$ UV-threshold voltage | $\mathrm{V}_{\mathrm{S}}$ increasing | - | - | 6.90 | V |
| $\mathrm{~V}_{\text {SUV OFF }}$ | $\mathrm{V}_{\mathrm{S}}$ UV-threshold voltage | $\mathrm{V}_{\mathrm{S}}$ decreasing | 4.8 | - | - | V |
| $\mathrm{V}_{\text {SUV hyst }}$ | $\mathrm{V}_{\text {S }}$ UV-hysteresis | $\mathrm{V}_{\text {SUV ON }}-\mathrm{V}_{\text {SUV OFF }}$ | - | 0.3 | - | V |
| $\mathrm{V}_{\text {SOV OFF }}$ | $\mathrm{V}_{\mathrm{S}}$ OV-threshold voltage | $\mathrm{V}_{\mathrm{S}}$ increasing | - | 21 | 25 | V |
| $\mathrm{~V}_{\text {SOV ON }}$ | $\mathrm{V}_{\mathrm{S}}$ OV-threshold voltage | $\mathrm{V}_{\mathrm{S}}$ decreasing | 18.5 | 20 | - | V |
| $\mathrm{V}_{\text {SOV hys }} \mathrm{t}$ | $\mathrm{V}_{\text {S }}$ OV-hysteresis | $\mathrm{V}_{\text {SOV OFF }}-\mathrm{V}_{\text {SOV ON }}$ | - | 0.5 | - | V |
| $\mathrm{V}_{\text {POR OFF }}$ | Power-off-reset threshold | $\mathrm{V}_{\text {CC }}$ increasing | - | 2.6 | 2.9 | V |
| $\mathrm{~V}_{\text {POR ON }}$ | Power-on-reset threshold | $\mathrm{V}_{\text {CC }}$ decreasing | 2.00 | 2.3 | - | V |
| $\mathrm{V}_{\text {POR hyst }}$ | Power-on-reset hysteresis | $\mathrm{V}_{\text {POR OFF }}-\mathrm{V}_{\text {POR ON }}$ | - | 0.11 | - | V |

Figure 6. VS monitoring


### 3.4.3 Reference current output

Table 10. Reference current output

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }}$ | Reference voltage range | $\mathrm{I}_{\text {REF }}=-200 \mu \mathrm{~A}$ | 1.05 | 1.25 | 1.45 | V |
| $\mathrm{I}_{\text {REFshorted }}$ | Reference current <br> threshold shorted pin REF | register6 bit7 RERR $=1$ | - | - | -250 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\text {REFopen }}$ | Reference current <br> threshold open pin REF | register6 bit7 RERR $=1$ | -150 | - | - | $\mu \mathrm{A}$ |

The device works properly without the external resistor at pin REF. In this case it doesn't have to fulfill all specified parameters.

### 3.4.4 Charge pump output

Table 11. Charge pump output

| Symbol | Parameter | Test condition |  | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CP}}$ | Charge pump output voltage | $\mathrm{V}_{\mathrm{S}}=7 \mathrm{~V}$ | $\mathrm{I}_{\mathrm{CP}}=-100 \mu \mathrm{~A}$, all switches off at Qxn | 11 | - | 20 | V |
|  |  | $\mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}$ |  | 20 | - | 35 | V |
|  |  | $\mathrm{V}_{\mathrm{S}}=20 \mathrm{~V}$ |  | 30 | - | 40 | V |

The ripple of voltage at CP can suppressed using a capacity of e.g. 100 nF .

### 3.4.5 Outputs: $\operatorname{Qxn}(x=A ; B \mathbf{n}=1 ; 2)$

The comparator, which is monitoring current image of HS , is working during ON cycle of PWM control. If load current is higher as set value then the signal ILIMIT is generated and after filter time the bridge is switched off. Test mode gets access to signal ILIMIT and threshold of current can be measured.

Table 12. Outputs: $\operatorname{Qxn}(x=A ; B n=1 ; 2)$

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{\text {DSON HS }}$ | On-resistance Qxn to $\mathrm{V}_{\mathrm{S}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\text {Qxn }}=-1.0 \mathrm{~A} \end{aligned}$ | - | 500 | 700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{Qxn}}=-1.0 \mathrm{~A} \end{aligned}$ | - | 750 | 1000 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=7.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{Qxn}}=-1.0 \mathrm{~A} \end{aligned}$ | - | 550 | 750 | $\mathrm{m} \Omega$ |
| $\mathrm{R}_{\text {DSON LS }}$ | On-resistance Qxn to PGND | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{Qxn}}=+1.0 \mathrm{~A} \end{aligned}$ | - | 500 | 700 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{S}}=13.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=125^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{Qxn}}=+1.0 \mathrm{~A} \end{aligned}$ | - | 750 | 1000 | $\mathrm{m} \Omega$ |
|  |  | $\begin{aligned} & \hline \mathrm{V}_{\mathrm{S}}=7.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{j}}=25^{\circ} \mathrm{C}, \\ & \mathrm{I}_{\mathrm{Qxn}}=+1.0 \mathrm{~A} \end{aligned}$ | - | 550 | 750 | $\mathrm{m} \Omega$ |
| $\\|_{\text {QxnOC }} 1$ | Output overcurrent limitation to VS or PGND | test mode exclusive of filter time $4 \mu \mathrm{~s}$ (Chapter 2.10) | 1.6 | 2 | - | A |
| $\mathrm{l}_{\text {QxnFS_HS }}$ | Value of output current to supply $\mathrm{V}_{\mathrm{S}}$ (so called full scale value)1 sourcing from HS switch | Bits: DC2 DC1 DC0=000 | 60 | 95 | 130 | mA |
|  |  | Bits: DC2 DC1 DC0=001 | 100 | 140 | 180 |  |
|  |  | Bits: DC2 DC1 DC0=010 | 180 | 230 | 280 |  |
|  |  | Bits: DC2 DC1 DC0=011 | 300 | 360 | 420 |  |
|  |  | Bits: DC2 DC1 DC0=100 | 485 | 550 | 615 |  |
|  |  | Bits: DC2 DC1 DC0=101 | 720 | 810 | 900 |  |
|  |  | Bits: DC2 DC1 DC0=110 | 1000 | 1150 | 1300 |  |
|  |  | Bits: DC2 DC1 DC0=111 | 1200 | 1350 | 1500 |  |
| $\mathrm{I}_{\text {QxnLIM_HS }}$ | Accuracy of micro steps current limit | - | MIN ${ }^{(1)}$ | - | MAX ${ }^{(1)}$ | mA |

[^0]Note: $\quad$ Current profile has to pre set with $1413121110=11111$ and load to register 1 .
Output current limit $\mathrm{I}_{\mathrm{QxnLIM}}$ is product of full scale current $\mathrm{II}_{\mathrm{QxnFS}}$ । (bits DC2 DC1 DC0) and value of DAC Phase A/B (bits I4 I3 I2 I1 IO) in register1.

Values of DAC Phase A and B can read out and depends on set up done before:

1. direction DIR, stepping mode ST1 ST0 and phase counter P4 P3 P2 P1 P0 in register 0 and
2. value of corresponding current profile (for address of current profile entry see also Figure 3).

Figure 7. Logic to set load current limit


### 3.4.6 PWM control

Table 13. PWM control (see Figure 4 and Figure 7)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {PWM }}{ }^{(1)}$ | Frequency of PWM cycles | Bit: FRE= 1 | - | 20.8 | - | kHz |
|  |  | Bit: FRE= 0 | - | 31.3 | - | kHz |
| $\mathrm{T}_{\mathrm{MD}}{ }^{(1)}$ | Mixed decay switch off delay time | Bits: DM1 DM0 $=01$ | - | 4 | - | $\mu \mathrm{s}$ |
|  |  | Bits: DM1 DM0 $=10$ | - | 8 | - | $\mu \mathrm{s}$ |
| $\mathrm{T}_{\mathrm{FT}}{ }^{(1)}$ | Glitch filter delay time | Bit: FILTER=0 | - | 1.5 | - | $\mu \mathrm{s}$ |
|  |  | Bit: FILTER=1 | - | 2.5 | - | $\mu \mathrm{s}$ |
| $\begin{aligned} & \mathrm{T}_{\mathrm{cc}}{ }^{(1)} \\ & \mathrm{T}_{\mathrm{B}}{ }^{(1)} \end{aligned}$ | Cross current protection time Blank time of comparator | Bits: SR1 SR0 $=00$ | - | 0.5 | - | $\mu \mathrm{s}$ |
|  |  | Bits: SR1 SR0=0 1 | - | 1 | - | $\mu \mathrm{s}$ |
|  |  | Bits: SR1 SR0 $=10$ | - | 2 | - | $\mu \mathrm{s}$ |
|  |  | Bits: SR1 SR0= 11 | - | 4 | - | $\mu \mathrm{s}$ |
| VSR | Slew rate (dV/dt $30 \%-70 \%$ ) @ HS switches on resistive load of $10 \Omega$, $V S=13.5 \mathrm{~V}$ | Bits: SR1 SR0 $=00$ | - | 13 | - | V/us |
|  |  | Bits: SR1 SR0 $=01$ | - | 13 | - | V/ $/ \mathrm{s}$ |
|  |  | Bits: SR1 SR0 $=10$ | - | 6 | - | V/ $/ \mathrm{s}$ |
|  |  | Bits: SR1 SR0 $=11$ | - | 6 | - | V/us |

1. This parameter is guaranteed by design.

Time base is an internal trimmed oscillator of typical 2 MHz and it has an accuracy of $\pm 6 \%$.
Figure 8. Switching on minimum time


## 4 Functional description of the logic with SPI

### 4.1 Motor stepping clock input (STEP)

Rising edge of signal STEP is latched. It is synchronized by internal clock. At next start of a new PWM cycle the new values of output current limit are used to drive motor in next position. Before start new motor step this signal has to be low for at least two internal clock periods to reset latch.

### 4.2 PWM output (PWM)

This output reflects the current duty cycle of the internal PWM controller of bridge A. High level indicates on state to increase current through load and low level is in off state so load current decreases depending on chosen decay mode.

### 4.3 Serial peripheral interface (SPI)

This device uses a standard 16 bit SPI to communicate with a microcontroller. The SPI can be driven by a microcontroller with its SPI peripheral running in following mode: CPOL $=0$ and $\mathrm{CPHA}=0$.

For this mode, input data is sampled by the low to high transition of the clock CLK, and output data is changed from the high to low transition of CLK.
A fault condition can be detected by setting CSN to low. If CSN $=0$, the DO-pin will reflect an internal error flag of the device which is a logical-or of all status bits in the Status Register (reg 7) and in the current profile register 4 (reg 6). The microcontroller can poll the status of the device without the need of a full SPI-communication cycle.

### 4.4 Chip select not (CSN)

The input pin is used to select the serial interface of this device. When CSN is high, the output pin (DO) will be in high impedance state. A low signal will activate the output driver and a serial communication can be started. The state when CSN is going low until the rising edge of CSN will be called a communication frame.

### 4.5 Serial data in (DI)

The input pin is used to transfer data serial into the device. The data applied to the DI will be sampled at the rising edge of the CLK signal and latched into an internal 16 bit shift register. The first 3 bit are interpreted as address of the data register. At the rising edge of the CSN signal the contents of the shift register will be transferred to the selected data register. The writing to the register is only enabled if exactly 16 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame.

Note: $\quad$ Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

### 4.6 Serial data out (DO)

The data output driver is activated by a logical low level at the CSN input and will go from high impedance to a low or high level depending on the status bit 0 (fault condition). The first rising edge of the CLK input after a high to low transition of the CSN pin will transfer the content of the selected status register into the data out shift register. Each subsequent falling edge of the CLK will shift the next bit out.

### 4.7 Serial clock (CLK)

The CLK input is used to synchronize the input and output serial bit streams. The data input (DI) is sampled at the rising edge of the CLK and the data output (DO) will change with the falling edge of the CLK signal.

### 4.8 Data register

The device has eight data registers. The first three bits (bit $0 \ldots$ bit 2 ) at the DI-input are used to select one of the input registers. All bits are first shifted into an input shift register. After the rising edge of CSN the contents of the input shift register will be written to the selected Input Data Register only if a frame of exact 16 data bits are detected. The selected register will be transferred to DO during the current communication frame.

Figure 9. SPI and registers


## $5 \quad$ SPI - control and status registers

### 5.1 Register 0

Table 14. Register 0

| Bit | Phase counter |  |  |  |  | Decay mode |  |  | Slew rate |  | Step mode |  | DIR |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access | r w | rw | r w | r w | r w | rw | rw | rw | r w | r w | rw | rw | r w |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | P4 | P3 | P2 | P1 | P0 | DM2 | DM1 | DM0 | SR1 | SR0 | ST1 | STO | DIR |

The meaning of the different bits is as follows:

| DIR | This bit controls direction of motor movement. DIR=1 clockwise DIR=0 counter clockwise. |
| :---: | :--- |


| ST1 ST0 | This bits controls step mode of motor movement (Figure 3). |
| :---: | :--- |
| 00 | Micro-stepping |
| 01 | Mini-stepping |
| 10 | Half-stepping |
| 11 | Full-stepping |


| SR1 SR0 | This bit controls slew rate of bridge switches. See also parameter Table 13 |
| :--- | :--- |


| DM2 DM1 DM0 | This bits controls decay mode of output current (Figure 3). |
| :---: | :--- |
| 000 | Slow decay |
| 001 | Mixed decay, fast decay until $\mathrm{T}_{\mathrm{MD}}>4 \mu \mathrm{~s}$ |
| 010 | Mixed decay, fast decay until $\mathrm{T}_{\mathrm{MD}}>8 \mu \mathrm{~s}$ |
| 011 | Mixed decay, fast decay until current undershoot $\mathrm{T}_{\mathrm{mc}}=\mathrm{T}_{\mathrm{FT}}+\mathrm{T}_{\mathrm{CC}}$ |
| 100 | Auto decay, fast decay without delay time |
| Auto decay uses mixed decay automatically |  |
|  | Auto decay, fast decay until $\mathrm{T}_{\mathrm{MD}}>4 \mu \mathrm{~s}$ |
|  |  |
| (see Figure 3 down right). |  |
| 110 | Auto decay, fast decay until $\mathrm{T}_{\mathrm{MD}}>8 \mu \mathrm{~s}$ |
| 111 | Auto decay, fast decay until current <br> undershoot $\mathrm{T}_{\mathrm{mc}}$ |

[^1]
### 5.2 Register 1

Table 15. Register 1

| Bit | DAC scale |  |  | DAC phase B |  |  |  |  | DAC phase A |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access | r w | r w | r w | $r$ | $r$ | $r$ | $r$ | r | r | r | r | r | r |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | DC2 | DC1 | DC0 | BI4 | BI3 | BI2 | BI1 | BIO | AI4 | Al3 | AI2 | Al1 | AIO |

The meaning of the different bits is as follows:

| Al4 Al3 Al2 Al1 Al0 | These bits control DAC of <br> bridge A. | }{current profile.} |
| :--- | :--- | :--- |
| BI4 BI3 BI2 BI1 BI0 | These bits control DAC of <br> bridge B. |  | See also parameter Table 12..

### 5.3 Register 2

Table 16. Register 2

| Bit | Current profile 1 |  |  |  |  | $\frac{\mathrm{OV}}{7}$ | Test only |  | Current profile 0 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 12 | 11 | 10 | 9 | 8 |  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access | r w | r w | r w | r w | r w | r w | r w | rw | rw | r w | rw | r w | r w |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | 14 | 13 | 12 | 11 | 10 | OVW | T1 | T0 | 14 | 13 | 12 | 11 | 10 |

The meaning of the different bits is as follows:

| I4 I3 I2 I1 IO | These bits are loaded in register1 DAC Phase A or B if needed. | See also parameter Table 12 |
| :---: | :--- | :--- |
| T1 T0 | Should be programmed to 0. | - |
| OVW $=0$ | In case of an overvoltage event (V-SOV OFF) the outputs are <br> switched to high impedance state and the Vs Monitor bit OV is <br> set. | - |
| OVW $=1$ | In case of an overvoltage event (V-SOV OFF) the Vs Monitor bit <br> OV is set. The status of the outputs are unchanged. | - |

### 5.4 Register 3

Table 17. Register 3

| Bit | Current profile 3 |  |  |  |  | PWM counter |  | PWM <br> 5 | Current profile 2 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 12 | 11 | 10 | 9 | 8 | 7 | 6 |  | 4 | 3 | 2 | 1 | 0 |
| Access | r w | r w | r w | r w | r w | r w | r w | r w | r w | r w | rw | r w | r w |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | 14 | 13 | 12 | 11 | 10 | D1 | D0 | NPWM | 14 | 13 | 12 | 11 | 10 |

The meaning of the different bits is as follows:

| I4 I3 I2 I1 IO | These bits are loaded in register1 DAC Phase A or B if needed. | See also parameter Table 12 |
| :---: | :--- | :--- |
| D1 D0 | These bits are for threshold value in counter of active time during <br> signal PWM. | - |
| NPWM | This bit switches internal PWM signal of bridge A to pin PWM if it <br> is set to 0, otherwise pin is in high resistance status. | - |

### 5.5 Register 4 and 5

Table 18. Register 4 and 5

| Bit | Current profile 5 (7) |  |  |  |  | PWM counter |  |  | Current profile 4 (6) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Access | r w | r w | r w | r w | r w | r w | r w | r w | r w | r w | r w | rw | rw |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | 14 | 13 | 12 | 11 | 10 | D4(7) | D3(6) | D2(5) | 14 | 13 | 12 | 11 | 10 |

The meaning of the different bits is as follows:

| I4 I3 I2 I1 I0 | These bits are loaded needed. in register1 DAC Phase A <br> or B if needed. | See also parameter Table 12 |
| :--- | :--- | :--- |
| D4 D3 D2 (register4) | These bits are for threshold value in counter of active time <br> during signal PWM. LSB and next value are set in | - |
| D7 D6 D5 (register5) | register3 by D0 and D1. |  |

### 5.6 Register 6

Table 19. Register 6

|  | CLR | ST <br> (PWM) | Filter | Freq. | ST | REF <br> ERR | Open load |  | Current profile 8 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | $\mathbf{1 2}$ | $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| Access | rw | rw | rw | rw | r | r | r | r | rw | rw | rw | rw | rw |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | CLR6 | SST | FT | PWM <br> Freq. | ST | RREF <br> Error | Phase <br> B | Phase <br> A | 14 | 13 | 12 | 11 | 10 |

The meaning of the different bits is as follows:

| I4 I3 I2 I1 I0 | These bits are loaded in register1 DAC Phase A or B if needed | See also parameter Table 12 |
| :---: | :--- | :--- |
| Phase B Phase A | These bits indicate open load at bridges |  |
| RREF Error | This bit indicates if reference current is OK $\left(150 \mu \mathrm{~A}<\mathrm{I}_{\text {REF }}<250 \mu \mathrm{~A}\right)$, then is RERR=0. |  |
| ST | This bit indicates stall detection. |  |
| PWM Freq. | This bit sets frequency of PWM cycle. $\mathrm{FRE}=1$ frequency $20 \mathrm{kHz}, \mathrm{FRE}=0$ frequency 30 kHz |  |
| FT | This bit sets filter time in glitch filter. $\mathrm{FT}=0 \mathrm{~T}_{\mathrm{F}}=1.5 \mu \mathrm{~s}, \mathrm{FT}=1 \mathrm{~T}_{\mathrm{F}}=2.5 \mu \mathrm{~s}$ |  |
| SST | This bit specifies output PWM to reflect same logical level like bit ST. |  |
| CLR6 | This bit resets all read only bits to 0 in register 6. |  |

### 5.7 Register 7

Table 20. Register 7

|  | CLR | Temperature |  | VS monitor |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | $\mathbf{1 2}$ | $\mathbf{1 1}$ | $\mathbf{1 0}$ | $\mathbf{9}$ | $\mathbf{8}$ | $\mathbf{7}$ | $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| Access | $\mathrm{r} w$ | r | r | r | r | r | r | r | r | r | r | r | r |
| Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| Name | CLR7 | TSD | TW | OV(W) | UV | HSB2 | HSB1 | LSB2 | LSB1 | HSA2 | HSA1 | LSA2 | LSA1 |

The meaning of the different bits is as follows:

| bit7 ... bit0 | These bits indicate overcurrent in each low side or highside power transistor. |
| :---: | :--- |
| 1 | overcurrent failure I > 2 A |
| OV(W) UV | These bits indicates failure at VS (See also parameter Table 9) |
| 01 | Voltage at pin VS is too low. |
| 10 | Voltage at pin VS is too high. |
| TSD TW | These bits indicates temperature failure (See also parameter Table 7) |
| 01 | Only for information set at temperature warning threshold. |
| 10 | In case of thermal shutdown all bridges are switched off. It has to reset by bit CLR7. |
| CLR7 | This bit resets all bits to 0 in register 7. |

### 5.8 Auxiliary logic blocks

### 5.8.1 Fault condition

Logical level at pin D0 represents fault condition. It is valid from first high to low edge of signal CLK up to transfer of data bit D12. Fault bit is an logical OR of:

Control and status register 6 bit 5 and 6 for open load, bit 7 reference current failure (RERR) and
Control and status register 7 bit 0 to bit 7 for overcurrent, bit 8 and 9 failure at VS (UV,OV) and
bit 10 and bit 11 during high temperature (TW,TSD)

### 5.8.2 SPI communication monitoring

At the rising edge of the CSN signal the contents of the shift register will be transferred to the selected data register. A counter monitors proper SPI communication. It counts rising edges at pin CLK. The writing to the register is only enabled if exactly 16 bits are transmitted within one communication frame (i.e. CSN low). If more or less clock pulses are counted within one frame the complete frame will be ignored. This safety function is implemented to avoid an activation of the output stages by a wrong communication frame. SPI communication can be checked by loading a command twice and then answer at pin DO must be same.
Note: $\quad$ Due to this safety functionality a daisy chaining of SPI is not possible. Instead, a parallel operation of the SPI bus by controlling the CSN signal of the connected ICs is recommended.

### 5.8.3 PWM monitoring for stall detection

Control registers 4, 5, and 3 contain bits D0-D7, use for setting a stall detection threshold. The value in this set of bits determine the minimum time for current rise over one quadrant of motor driving. D7-D0 is compared with the sum of the rise times over one quadrant. When the sum is less than the value stored in D7-D0 the ST bit (register 6 bit 8 ) is set to a logic " 1 ".
The PWM pin reflects the PWM control signal of the load current in bridge A. This is so after power on when the SST bit (register 6, bit11) is reset to a logic " 0 ". If this bit is set to a logical "1" then status of the ST bit 8 is mirrored to pin PWM. This provides stall detection without the need of reading register 6 through the SPI bus.

## 6 Logic with SPI - electrical characteristics

$\mathrm{VS}=7$ to $20 \mathrm{~V}, \mathrm{VCC}=3.0$ to $5.3 \mathrm{~V}, \mathrm{EN}=\mathrm{VCC}, \mathrm{T}_{\mathrm{j}}=-40$ to $150^{\circ} \mathrm{C}, \mathrm{I}_{\mathrm{REF}}=-200 \mu \mathrm{~A}$, unless otherwise specified. The voltages are referred to GND and currents are assumed positive, when the current flows into the pin.

### 6.1 Inputs: CSN, CLK, STEP, EN and DI

Table 21. Inputs: CSN, CLK, STEP, EN and DI

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {in } \mathrm{L}}$ | input low level | - | $0.3^{*} \mathrm{VCC}$ | $0.4^{*} \mathrm{VCC}$ | - | V |
| $\mathrm{V}_{\text {in } \mathrm{H}}$ | input high level | - | - | $0.6^{*} \mathrm{VCC}$ | $0.7^{*} \mathrm{VCC}$ | V |
| $\mathrm{V}_{\text {in Hyst }}$ | input hysteresis | - | - | $0.1^{*} \mathrm{VCC}$ | - | V |
| $\mathrm{I}_{\text {CSN in }}$ | pull up current at input CSN | $\mathrm{V}_{\mathrm{CSN}}=\mathrm{VCC}-1.5 \mathrm{~V}$, | -50 | -25 | -10 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CLK} \text { in }}$ | pull down current at input CLK | $\mathrm{V}_{\mathrm{CLK}}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{DI} \text { in }}$ | pull down current at input DI | $\mathrm{V}_{\mathrm{DI}}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\text {STEP in }}$ | pull down current at input STEP | $\mathrm{V}_{\text {STEP }}=1.5 \mathrm{~V}$ | 10 | 25 | 50 | $\mu \mathrm{~A}$ |
| $\mathrm{R}_{\text {EN in }}$ | resistance at input EN to GND | $\mathrm{V}_{\text {EN in }}=\mathrm{VCC}$ | 110 |  | 510 | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\text {in }}{ }^{(1)}$ | input capacitance at input CSN, <br> CLK, DI and PWM | $0 \mathrm{~V}<\mathrm{VCC}<5.3 \mathrm{~V}$ | - | 10 | 15 | pF |

1. Parameter guaranteed by design.

### 6.2 Dl timing

Table 22. Dl timing (see Figure 11 and Figure 13) ${ }^{(1)}$

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {CLK }}$ | Clock period | $\mathrm{VCC}=5 \mathrm{~V}$ | 250 | - | - | ns |
| $\mathrm{t}_{\text {CLKH }}$ | Clock high time | $\mathrm{VCC}=5 \mathrm{~V}$ | 100 | - | - | ns |
| $\mathrm{t}_{\text {CLKL }}$ | Clock low time | $\mathrm{VCC}=5 \mathrm{~V}$ | 100 | - | - | ns |
| $\mathrm{t}_{\text {set }}$ CSN | CSN set up time, CSN low before <br> rising edge of CLK | $\mathrm{VCC}=5 \mathrm{~V}$ | 100 | - | - | ns |
| $\mathrm{t}_{\text {set CLK }}$ | CLK set up time, CLK high before <br> rising edge of CSN | $\mathrm{VCC}=5 \mathrm{~V}$ | 100 | - | - | ns |
| $\mathrm{t}_{\text {set } \mathrm{DI}}$ | DI set up time | $\mathrm{VCC}=5 \mathrm{~V}$ | 50 | - | - | ns |
| $\mathrm{t}_{\text {hold }} \mathrm{DI}$ | DI hold time | $\mathrm{VCC}=5 \mathrm{~V}$ | 50 | - | - | ns |
| $\mathrm{t}_{\text {in }}$ | Rise time of input signal DI, CLK, <br> CSN | $\mathrm{VCC}=5 \mathrm{~V}$ | - | 25 | ns |  |
| $\mathrm{t}_{\text {fin }}$ | Fall time of input signal DI, CLK, <br> CSN | $\mathrm{VCC}=5 \mathrm{~V}$ | - | - | 25 | ns |

[^2]
### 6.3 Outputs: DO, PWM

Table 23. Outputs: DO, PWM

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {DOoutL }}$ | Output low level | $\mathrm{VCC}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=2 \mathrm{~mA}$ | - | 0.2 | 0.4 | V |
| $V_{\text {PWMoutL }}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\text {DOouth }}$ | output high level | $V C C=5 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}=-2 \mathrm{~mA}$ | $\begin{gathered} \text { VCC - } \\ 0.4 \end{gathered}$ | $\begin{gathered} \text { VCC - } \\ 0.2 \end{gathered}$ | - | V |
| $\mathrm{V}_{\text {PWMouth }}$ |  |  |  |  |  |  |
| IDOoutLK | Tristate leakage current | $\begin{aligned} & \mathrm{V}_{\mathrm{CSN}}=\mathrm{VCC} \\ & 0 \mathrm{~V}<\mathrm{V}_{\mathrm{DO}}<\mathrm{VCCC} \end{aligned}$ | -10 | - | 10 | $\mu \mathrm{A}$ |
| IPWMoutLK | Tristate leakage current | $\begin{aligned} & \text { Register3bit5=1 (NPWM) } \\ & 0 \text { V < V }{ }_{\text {PWM }}<\text { VCC } \end{aligned}$ | -10 | - | 10 | $\mu \mathrm{A}$ |
| $\mathrm{C}_{\text {out }}{ }^{(1)}$ | Tristate input capacitance | $\begin{aligned} & \mathrm{V}_{\mathrm{CSN}}=\mathrm{VCC}, \\ & 0 \mathrm{~V}<\mathrm{VCC}<5.3 \mathrm{~V} \end{aligned}$ | - | 10 | 15 | pF |

### 6.4 Output: DO timing

Table 24. Output: DO timing (see Figure 12 and Figure 13)

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {r DO }}$ | DO rise time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{l}_{\text {load }}=-1 \mathrm{~mA}$ | - | 50 | 100 | ns |
| $\mathrm{t}_{\mathrm{f}} \mathrm{DO}$ | DO fall time | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=1 \mathrm{~mA}$ | - | 50 | 100 | ns |
| $\mathrm{t}_{\text {en DO tri }} \mathrm{L}$ | DO enable time from tristate to low level | $C_{L}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=1 \mathrm{~mA}$ pullup load to VCC | - | 50 | 250 | ns |
| $\mathrm{t}_{\text {dis DO L tri }}$ | DO disable time from low level to tristate | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=4 \mathrm{~mA} \text { pull- }$ up load to VCC | - | 50 | 250 | ns |
| $\mathrm{t}_{\text {en } \mathrm{DO} \text { tri } \mathrm{H}}$ | DO enable time from tristate to high level | $C_{L}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=-1 \mathrm{~mA}$ pulldown load to GND | - | 50 | 250 | ns |
| $\mathrm{t}_{\text {dis DO H tri }}$ | DO disable time from high level to tristate | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{I}_{\text {load }}=-4 \mathrm{~mA}$ pull-down load to GND | - | 50 | 250 | ns |
| $t_{\text {d DO }}$ | DO delay time | $\begin{aligned} & \mathrm{V}_{\mathrm{DO}}<0.3 \mathrm{VCC}, \mathrm{~V}_{\mathrm{DO}}>0.7 \\ & \mathrm{VCC}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ | - | 50 | 250 | ns |

### 6.5 CSN timing

Table 25. CSN timing

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{CSN} \text { _HI,min }}{ }^{(1)}$ | CSN high time, active mode | Transfer of SPI-command to <br> Input Register | 2 | - | - | $\mu \mathrm{s}$ |

[^3]
### 6.6 STEP timing

Table 26. STEP timing

| Symbol | Parameter | Test condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {STEPmin }}{ }^{(1)}$ | STEP low or high time | - | 2 | - | - | $\mu \mathrm{s}$ |

1. Parameter guaranteed by design.

Figure 10. Transfer timing diagram


Figure 11. Input timing


Figure 12. SPI - DO valid data delay time and valid time


Figure 13. DO enable and disable time


Figure 14. Timing of status bit $\mathbf{0}$ (fault condition)


## 7 Appendix

### 7.1 Stall detection

The L9942 contains logic blocks designed to detect a motor stall caused by excessive mechanical load.During a motor stall condition the load current rises much faster than during normal operation. The L9942 measures this time and compares it to a programmed value.
This is done by summing the PWM on times for one full quadrant. For a full wave stepping this is just one value (step 0 ). For microstepping this includes 8 separate values added together, one for each step. This measurement is only done on phase A during the quadrants where the current is increasing naturally (quadrants 1 and 3 of Figure 15); e.g. stall detection is active during phase counter values 1 to 8 and 17 to 24 for DIR=0. During the quadrants where the current is decreasing fast decay recirculation interferes with accurate measurement of this time. If the sum of the PWM on time is less than a programmed threshold stored in D0-D7, stall is detected and indicated as a logic " 1 " in the stall (ST) bit found in register 6 bit 8 (Figure 15 bottom). If bit 11 of register 6 is set to logical " 1 " then the ST bit is mirrored to the PWM pin providing detection externally.The register values DT7-DT0 store the threshold value in 16us intervals. These bits can be found interstitially in register 3 (D0, D1), register4 (D2, D3, D4) and register5 (D5, D6, D7).
Care should be taken when deciding the threshold timing. Motor current slew rates are dependant on the driving voltage, the actual speed of the motor, the back EMF of the motor as well as the motor and the inductance. Be sure to set your threshold well away from what can be seen in normal operation at any temperature.

### 7.2 Step clock input

The Step clock input allows to run one device in micro-step mode, or several devices simultaneously with cost effective 8 bit $\mu$ Controller. In case of the L9942, the SPI communication link provides only the settings for motor operation mode. Motor commutation as high duty process is outsourced to a parallel driven pin. Without this step clock input, the SPI command would also have to clock the motor, leading to a high SPI speed. For full micro-step operation or simultaneous motor drive, an 8 bit $\mu$ Controller could be rapidly overloaded.

### 7.3 Load current control and detection of overcurrent (shortages at outputs)

The L9942 controls load current in the two full bridges by using a pulls with modulation (PWM) regulator. The mirrored output current of active HS switch is compared with a programmed reference current (e.g. in figure A2 HSA1 and HSB2). Bridge is switched off if current has exceeded the programmed limit value. A second comparator of the related LS switch uses the mirrored load current to detect an overcurrent to ground during ON state of bridges (e.g. in Figure 16 LSA2 and LSB1). The event of shortage from output to supply voltage VS is detectable, but short current between outputs is limited through PWM controller and so an overcurrent failure will not occur.
Load currents decrease more or less fast during OFF state of bridges depending on selected decay mode. Slow decay mode is released by activating the HS switches of the
bridge and current comparator has as new reference the overcurrent limit. A shortage to ground can be detected, but not between the outputs.
Is it recommended to use the different fast decay modes too, especially in period if the load current has to reduce from step to step. The duration of fast decay can set by fixed time ore that it depends on the comparator signal utilizing the second current mirror at LS switch. There can be monitored the undershoot of bridge current during OFF state.
Fast decay can be seen as switching the bridge in opposite direction, if it is compared to ON state before. The load current control at HS switch is not used, but the comparator is still active. The reference value is changed to overcurrent limit and a shortage to ground or now between the outputs too will result in a signal. The internal filter time of at least 4 us will inhibit the signal in many applications. Then you can use the mode "auto decay without any delay time" (On Section 5.1 mode 100). On page 12 you can find in the lower part of Figure 3 the phase counter values, when fast decay as only part of mixed decay is used and the shortages can be detected during a longer time. After this it is signalized in register 7 as overcurrent in HS switch (e.g. in Figure 17 HSA1).

Figure 15. Stall detection


Figure 16. Reference generation for PWM control (switch on)


Figure 17. Reference generation for PWM control (decay)


## 8 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com.
ECOPACK ${ }^{\circledR}$ is an ST trademark.

Figure 18. PowerSSO24 mechanical data and package dimensions

| Dim. | mm |  |  | inch |  |  | OUTLINE AND MECHANICAL DATA |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |  |
| A |  |  | 2.45 |  |  | 0.0965 |  |
| A2 | 2.15 |  | 2.35 | 0.084 |  | 0.0925 |  |
| a1 | 0 |  | 0.10 | 0 |  | 0.003 |  |
| b | 0.33 |  | 0.51 | 0.013 |  | 0.020 |  |
| c | 0.23 |  | 0.32 | 0.009 |  | 0.012 |  |
| $\mathrm{D}^{(1)}$ | 10.10 |  | 10.50 | 0.398 |  | 0.413 |  |
| $E^{(1)}$ | 7.40 |  | 7.60 | 0.291 |  | 0.299 |  |
| e |  | 0.80 |  |  | 0.031 |  |  |
| e3 |  | 8.80 |  |  | 0.346 |  |  |
| F |  | 2.30 |  |  | 0.090 |  |  |
| G |  |  | 0.10 |  |  | 0.004 | - |
| G1 |  |  | 0.06 |  |  | 0.002 | - |
| H | 10.10 |  | 10.50 | 0.398 |  | 0.413 | 1 O |
| h |  |  | 0.40 |  |  | 0.016 | 2020 20 |
| k |  |  | ${ }^{\circ}$ (min.), | $8^{\circ}$ (max |  |  | $\bigcirc$ |
| L | 0.55 |  | 0.85 | 0.0217 |  | 0.0335 | , |
| 0 |  | 1.20 |  |  |  | 0.047 | 1 - |
| Q |  | 0.80 |  |  |  | 0.031 |  |
| S |  | 2.90 |  |  |  | 0.114 |  |
| T |  | 3.65 1.0 |  |  |  | 0.143 0.039 |  |
| N | $10^{\circ}$ (max) |  |  |  |  |  |  |
| X | 4.10 |  | 4.70 | 0.161 |  | 0.185 |  |
| Y | $\begin{array}{\|c\|} \hline 6.50 \\ 4.90^{(4)} \end{array}$ |  | $\begin{array}{\|c\|} \hline 7.10 \\ 5.50^{(4)} \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 0.256 \\ 0.192^{(4)} \end{array}$ |  | $\begin{array}{\|c\|} \hline 0.279 \\ 0.216^{(4)} \end{array}$ |  |
| (1) "D and E1" do not include mold flash or protusions. <br> Mold flash or protusions shall not exceed 0.15 mm ( 0.006 ") <br> (2) No intrusion allowed inwards the leads. <br> (3) Flash or bleeds on exposed die pad shall not exceed 0.4 mm per side <br> (4) Variation for small window leadframe option. |  |  |  |  |  |  | PowerSSO24 <br> (Exposed pad down) |



## $9 \quad$ Revision history

Table 27. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :--- |
| 10-Nov-2005 | 1 | Initial release. |
| 04-May-2006 | 2 | Feature list updated. <br> Part numbers updated. |
| 21-Sep-2006 | 3 | Feature list updated. <br> Table 21 on page 28 updated. |
| 09-Jul-2007 | 4 | Updated the order codes (see Table 1: Device summary on page 1). <br> Changed the status from Preliminary data to Datasheet. |
| 02-Feb-2009 | 5 | Updated the following tables: 2, 9, 14, 15, 16, 17, 18, 19 and 20. <br> Updated the following chapters: 2.4, 5.1, 5.2, 5.3, 5.4, 5.5, 5.6 and <br> 5.7. |
| 15-May-2009 | 6 | Updated Figure 18: PowerSSO24 mechanical data and package <br> dimensions on page 38. |
| 19-Sep-2013 | 7 | Updated Disclaimer. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com


[^0]:    1. $\operatorname{MIN}=0.92 \cdot I_{\text {QxnLIM }}-0.02 \cdot\left\|_{I_{Q x n F S}} H S I ; M A X=1.08 \cdot I_{Q x n L I M}+0.02 \cdot\right\|_{\text {QxnFS_HS }} \mid$
[^1]:    P4 P3 P2 P1 P0 $\quad$ This bits control position of motor, e.g. 00000 step angle is $0^{\circ}, 01111$ step angle is $180^{\circ}$.

[^2]:    1. DI timing parameters tested in production by a passed/failed test:
    $\mathrm{T}_{\mathrm{j}}=-40^{\circ} \mathrm{C} /+25^{\circ} \mathrm{C}$ : SPI communication @ $\mathrm{SMHz}^{2} ; \mathrm{T}_{\mathrm{j}}=+125^{\circ} \mathrm{C}$ : SPI communication @4.25MHz
[^3]:    1. Parameter guaranteed by design.
