

# **STDRIVEG600**

## **Datasheet**

# High voltage half-bridge gate driver for GaN transistors



## **Features**

- dV/dt immunity ±200 V/ns
- Driver current capability:
	- 1.3/2.4 A source/sink typ @ 25 °C, 6 V
	- $-$  5.5/6 A source/sink typ @ 25 °C, 15 V
- Separated turn on and turn off gate driver pins
- 45 ns propagation delay with tight matching
- 3.3 V, 5 V TTL/CMOS inputs with hysteresis
- Interlocking function
- UVLO on low-side and high-side sections
- Dedicated pin for shut down functionality
- Over temperature protection

### **Applications**

- High-voltage PFC, DC-DC and DC-AC converters
- Switch-mode power supplies
- UPS systems
- Solar power
- Motor driver for home appliances, factory automation and industrial drives.

### **Description**

**Information incontact information contact your local Exten** 

The STDRIVEG600 is a single chip half-bridge gate driver for Enhancement mode GaN FETs or N-channel power MOSFET.

The high-side section is designed to stand a voltage up to 600 V and is suitable for designs with bus voltage up to 500 V.

The device is designed for driving high-speed GaN and Si FETs thanks to high current capability, short propagation delay and operation with supply voltage down to 5 V.

The STDRIVEG600 features UVLO protection on both the lower and upper driving sections, preventing the power switches from operating in low efficiency or dangerous conditions, and the interlocking function avoids cross-conduction conditions.

The logic inputs are CMOS/TTL compatible down to 3.3 V for easy interfacing with microcontroller and DSP.



# **1 Block diagram**



#### **Figure 1. STDRIVEG600 block diagram**

# **2 Pin description and connection diagram**

ST

#### **Figure 2. Pin connection SO-16 (top view)**



#### **Table 1. Pin description**



# **3 Electrical data**

ST

## **3.1 Absolute maximum ratings**





*1. Each voltage referred to SGND unless otherwise specified*

*2. VPG = PVCC - PGND*

*3. VBO = BOOT - OUT*

*4. See Figure 15*

*5. High voltage pins 13 to 16 vs. SGND have HBM 1250 V ratings conforming to ANSI/ESDA/JEDEC JS-001-2014*

## **3.2 Thermal data**

#### **Table 3. Thermal data**



*1. JEDEC JESD51-3 1s board, still air.*

Ξ

*2. JEDEC JESD51-12 cold plate*

## **3.3 Recommended operating conditions**

ST





*1. Each voltage referred to SGND unless otherwise specified*

*2. VPG = PVCC - PGND*

*3. VBO = BOOT - OUT*

*4. VCC = 5 V, VBO = 20 V*

*5. BOOT must be ≥ 5 V to propagate high-side commands. Refer to Section 5.4.2* 

*6. Actual limit could be limited by bootstrap diode dissipation*

*7. Actual limit depends on power dissipation constraints.*

Ξ

# **4 Electrical characteristics**

## **4.1 Electrical characteristics**

(VCC = PVCC = 6 V, PGND = SGND,  $V_{BO}$  = 6 V; LON = LOFF, HON = HOFF;  $T_J$  = +25 °C, unless otherwise specified)



#### **Table 5. Electrical characteristics**





*1. VPG = PVCC - PGND*

*2. Values by characterization data, not tested in production*

Ξ

*3. VBO = BOOT - OUT*

*4. Wafer level test before packaging*

*5. See Figure 14*

*6. MT = max (|ton(LON/LOFF) - toff(LON/LOFF)|, |ton(HON/HOFF) - toff(HON/HOFF)|, |toff(LON/LOFF) - ton(HON/HOFF)|, |toff(HON/HOFF) - ton(LON/LOFF)|)*

# **5 Functional description**

### **5.1 Logic inputs**

The STDRIVEG600 is a half-bridge gate driver with three logic inputs to control the external high-side and low-side power transistors.

The device is controlled through following logic inputs:

- SD/OD: Shut-down input, active low;
- LIN: low-side driver inputs, active high;
- HIN: high-side driver inputs, active high.



#### **Table 6. Truth table** *(applicable when the device is not in UVLO)*

*1. X: Don't care.*

*2. Interlocking function*

The logic inputs have internal pull-down resistors. The purpose of these resistors is to set a proper logic level in case, for example, there is an interruption in the logic lines or the controller outputs are in tri-state conditions.

If logic inputs are left floating, the gate driver outputs are set to low level to turn-off the external power transistors. The recommended input pulse width to obtain undistorted output pulses (with MT as in Table 5) is 120 ns. Shorter pulses could be extended up to 120 ns or blanked, if shorter than 30 ns (typ).If all inputs are high, the interlocking function turns low both outputs.

### **5.2 Supply rails, UVLO protections**

The device is supplied by three rails (VCC, PVCC and BOOT).

The VCC pin supplies current to the logic circuit, level-shifters in the low-side section and the integrated bootstrap diode.

The PVCC pin supplies low-side output buffer. During outputs commutations the average current used to provide gate charge to the high-side and low-side power switch flow through this pin.

The PVCC pin can be connected either to the same supply voltage of the VCC pin or to a separated voltage source. In case the same voltage source is used, it is suggested to connect VCC and PVCC pins by means of a small decoupling resistance. The use of dedicated bypass ceramic capacitors located as close as possible to each supply pin is highly recommended.

BOOT supplies high-side output buffer through a bootstrap capacitor connected to the OUT pin.

The VCC and BOOT supplies are monitored by undervoltage lockout protection (UVLO) to prevent power switch conduction in dissipative condition due to low  $V_{GS}$ .

#### **5.2.1 VCC UVLO protection**

Undervoltage protection is available on VCC to GND supply pins, with dedicated circuitry. A hysteresis sets the respective turn-off threshold.

When VCC voltage falls below the VCC<sub>thOFF</sub> threshold, all the outputs are switched low, both LON/LOFF and HON/HOFF.

When VCC voltage reaches the VCC<sub>thON</sub> threshold, the device returns to normal operation and sets:

- LON/LOFF output according to actual input pin status;
- HON/HOFF output according to actual input pin status if BOOT-OUT ( $V_{BO}$ ) is not in UVLO.

Figure 4 shows device behavior while  $V_{BO}$  is not in UVLO.



#### **5.2.2 VBO UVLO protection**

Undervoltage protection is available on the bootstrap section between BOOT to OUT supply pins ( $V_{BO}$ ). A hysteresis sets the turn-off threshold.

When  $V_{BO}$  voltage goes below  $V_{BOthOFF}$  threshold, the HON/HOFF output is switched low. When  $V_{BO}$  voltage reaches the  $V<sub>RothON</sub>$  threshold, the device returns to normal operation and the output remains low until the next HIN input pin transition or VCC UVLO exit.

#### **Figure 5. VBO UVLO**



### **5.3 Thermal shutdown**

57

The STDRIVEG600 has a thermal shutdown protection feature.

When junction temperature reaches the  $T<sub>TSD</sub>$  temperature threshold, the device turns low both driver outputs to leave the half-bridge in 3-state and signaling the state forcing SD/OD pin low.

The  $\overline{SD}/OD$  pin is released when junction temperature is below 'T<sub>TSD</sub>-T<sub>HYS</sub>' and  $\overline{SD}/OD$  is below V<sub>TSD</sub>.

The STDRIVEG600 driver outputs are driven again according to inputs when  $\overline{SD}/OD$  rise above V<sub>ih</sub>.

The thermal smart shutdown system gives the possibility to further increase the disable time after the overtemperature event adding the  $C_{OD}$  capacitor.

Adding  $C_{OD}$  enables to increase the disable time up to very large values without delaying the protection intervention time.

The RC time constant tuned by  $C_{OD}$  and  $R_{OD}$  ext determine the additional disable time t<sub>2</sub>.



**Figure 6. Thermal Shutdown timing waveform**

THERMAL SHUTDOWN CIRCUIT



## **5.4 OUT below ground ruggedness and operation**

The STDRIVEG600 is a half-bridge gate driver with a high current capability to target high frequency and high current applications.

Any half-bridge inverter inherently includes some inductive parasites in the power loop that generates positive and negative output voltage spikes during power switch commutations, due to dI/dt.

These spikes could be detrimental for inverter EMI, efficiency, power switch operation and application design margin, so spikes shall be minimized to achieve best performance and inverter ruggedness.

Overall spike level is generally minimized first by carefully designing PCB and secondly by tuning switching speed.

However, low switching speed generally decrease inverter efficiency: a tradeoff between EMI and efficiency is necessary, and some spikes could still be present.

A very common phenomenon observed and analyzed in the application is the OUT below-ground level which is composed by two contributes:

• Dynamic OUT below-GND, primarily due to parasitic inductance, secondary by power switch timing characteristics, with spiky shape.

V<sub>SHUNT</sub>. **Figure 7. Dynamic and static OUT below ground**  $V_{OUT}$  $HV_{bus}$ 

Static below-ground, due to low-side reverse conduction characteristics  $V_{REV}$  and shunt voltage drop



#### **5.4.1 Dynamic OUT below-GND spike**

The dynamic OUT below-ground spike is caused by parasitic inductance due to dI/dt on low-side power switch while current start recirculating after high side  $Q_H$  hard turn-off.

Since the dI/dt increases with the value of operating current, the below-GND spike amplitude is generally higher in overload or short-circuit conditions.

Other effects may contribute to the below-GND amplitude, such as for example the low-side MOSFET forward recovery or gate ringing in case of GaN FETs with not optimal gate loop.

The duration of the dynamic below-GND is very short, and for GaN devices usually limited to less than 10 ns. The waveform Figure 8 shows the STDRIVEG600 observed ruggedness in respect to OUT below-ground dynamic voltage spike obtained with the test setup in Figure 9.

To purposely increase and test very deep OUT below-GND spike, an inductance has been intentionally placed in series to the low-side drain. The STDRIVEG600 operated even with -200 V and deeper spikes.

This deep spike is however unrealistic in properly designed applications and the waveform is reported as ruggedness example. It is always recommended to keep below ground spike small to minimize EMI and maximize application ruggedness.





### **Figure 9. Dynamic below ground OUT voltage test setup**



#### **5.4.2 Static OUT below-GND and hard switching topologies**

During the below-ground static voltage due to load current recirculation on low side switch  $Q_1$ , OUT negative voltage level is determined by low-side power switch reverse conduction drop  $V_{RFV}$  and the shunt resistor voltage drop  $V_{\text{SHUNT}}$  (refer to Figure 7).

The voltage on BOOT pin follows OUT voltage with  $V_{BO}$  (BOOT-OUT, High-Side driver supply voltage) offset voltage:

#### **Equation 1**

#### $BOOT = OUT + V<sub>BO</sub>$

(1)

For example, if OUT= -1 V, with a  $V_{BO}$  = 6 V (which is a typical gate voltage for many GaN device), BOOT is 5 V. To achieve the driver propagation performance, BOOT shall be ≥ 5 V (refer to Table 4. Recommended operating conditions).

GaN devices have several benefits compared to the Si MOSFET, one of them is the absence of body diode reverse recovery. On the other hand, GaN have worse reverse conduction characteristics.

During current recirculation on low-side while the GaN is off, OUT voltage is typically lower compared to Si MOSFET counterparts and BOOT could be lower than 5 V during a high-side hard turn-on. In such a case, high-side turn-on propagation delay could be higher, or, at the highest current levels, turn-on command missed. The following Figure 10 schematically shows typical voltages present on a GaN based half-bridge without additional recirculation diodes in parallel to GaN devices.



#### **Figure 10. Resonant vs. Hard switching on GaN based half-bridge**

In resonant topologies, high-side turn-on command is typically performed "soft" while OUT is already at BUS voltage, so BOOT >> 5 V within recommended conditions.

In hard switching topologies, if high-side turn-on command is performed "hard", depending on load current, BOOT could be lower than 5 V in GaN based half-bridges. Adding a diode in parallel to low-side GaN can limit drop voltage enabling the use of the driver in those topologies also at high current as shown in Figure 11.



#### **Figure 11. Hard switching topologies with optional diode to increase hard switching current**

## **5.5 PGND and Kelvin source connection**

The STDRIVEG600 natively supports source Kelvin connection on both high-side and low-side.

Source Kelvin connection is very beneficial for optimal gate driving, especially for GaN devices.

The dedicated PGND pin of the STDRIVEG600 enables to operate in presence of source bouncing due to the Kelvin connection.

The presence of the dedicated PGND and PVCC pins also enables the use of shunt resistors for load current sensing. This feature simplifies application schematic in GaN shunt-based applications without requiring input isolator or critical input filtering solutions, as suggested by some counterpart devices without dedicated PGND pin. The driver PVCC can be supplied with a simple RC filter like the one shown in Figure 12.

An example of layout using Source Kelvin connection is shown in Figure 13.

# **6 Typical application diagram and layout guidelines**

## **6.1 Typical application diagram**

57

#### **Figure 12. Typical application diagram**



#### **6.2 Layout guidelines and considerations**

In order to optimize the PCB layout, the following considerations should be taken into account:

- The power transistors must be placed as close as possible to the gate driver, so to minimize the gate loop area and inductance that might bring about noise, ringing and, in the worst cases, induced turn-on. Gate loop inductance is crucial especially in GaN applications, where the  $V_{\text{GSh}}$  is typically lower than other technologies. To further minimize gate loop inductance, it is recommended to use an inner plane layer to route the gate current return path (high-side source to the OUT pin and low-side source to the PGND pin) flowing just underneath gate resistors. Adequate vias to connect to the plane shall be placed near driver and power switch source pins.
- If the power transistor provides Kelvin source pin, it shall be used for gate driving while using the standard source pin(s) only for load current. The standard source pin(s) and the Kelvin source pin shall not be shorted together on PCB.
- If the power transistor does not provide Kelvin source pin, the net connecting the driver (PGND and OUT pin) to the power switch source pin shall use a dedicated trace/plane. The trace/plane shall start just on power switch source pin to minimize path sharing between gate current and load current.
- SMT ceramic capacitors (low-ESR and low-ESL) must be placed close to each supply rail pins. A typical 100 nF capacitor must be placed between VDD and SGND, between PVCC and PGND and between BOOT and OUT, as close as possible to device pins, to filter high-frequency noise and spikes. Small case size capacitor of 0603 or even lower size are recommended. In case of high gate charge power transistor, in order to provide local storage for pulsed current gate current, a second capacitor should also be placed close to the supply pins.
- As a good practice it is suggested to foresee filtering capacitors close to logic inputs of the device (HIN, LIN, SD/OD), in particular for fast switching or noisy applications.

## **6.3 Layout example**

Figure 13 shows an example of STDRIVEG600 half-bridge PCB in a 2-layer layout, corresponding to Figure 12 schematic. The main signals are highlighted by different colors. It is recommended to follow this example for proper positioning and connection of filtering capacitors, gate resistor and minimizing gate loop inductance. Additional examples are provided with the evaluation boards for Powerflat 5x6 GaN in a 4-layer PCB or with DPAK with 2-layer PCB.





# **7 Testing and characterization information**



**Figure 14. Timing definition**

# **8 Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

## **8.1 SO-16 package information**





#### **Table 7. SO-16 package dimensions**

### **Figure 17. SO-16 suggested land pattern**



era de la provincia de la contrada de la contrada<br>En la contrada de la

# **9 Ordering information**





# **Revision history**

### **Table 9. Document revision history**



# **Contents**



# **List of figures**



# **List of tables**



#### **IMPORTANT NOTICE – PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2021 STMicroelectronics – All rights reserved