### **ON Semiconductor**

### Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and Onsemi. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

### **Power MOSFET**

### 30 V, 58 A, Single N-Channel, DPAK/IPAK

#### **Features**

- Low R<sub>DS(on)</sub> to Minimize Conduction Losses
- Low Capacitance to Minimize Driver Losses
- Optimized Gate Charge to Minimize Switching Losses
- AEC-Q101 Qualified and PPAP Capable NVD4809NH
- These Devices are Pb-Free and are RoHS Compliant

#### **Applications**

- CPU Power Delivery
- DC-DC Converters
- Low Side Switching

#### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Param                                                                                                                                   | Parameter            |                       |                                   |               | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|-----------------------------------|---------------|------|
| Drain-to-Source Voltag                                                                                                                  | V <sub>DSS</sub>     | 30                    | V                                 |               |      |
| Gate-to-Source Voltage                                                                                                                  | е                    |                       | $V_{GS}$                          | ±20           | V    |
| Continuous Drain                                                                                                                        |                      | T <sub>A</sub> = 25°C | I <sub>D</sub>                    | 11.5          | Α    |
| Current (R <sub>θJA</sub> ) (Note 1)                                                                                                    |                      | T <sub>A</sub> = 85°C |                                   | 9.0           |      |
| Power Dissipation (R <sub>θJA</sub> ) (Note 1)                                                                                          | ,                    | T <sub>A</sub> = 25°C | P <sub>D</sub>                    | 2.0           | W    |
| Continuous Drain                                                                                                                        |                      | T <sub>A</sub> = 25°C | I <sub>D</sub>                    | 9.0           | Α    |
| Current ( $R_{\theta JA}$ ) (Note 2)                                                                                                    | Steady               | T <sub>A</sub> = 85°C |                                   | 7.0           |      |
| Power Dissipation (R <sub>θJA</sub> ) (Note 2)                                                                                          | State                | T <sub>A</sub> = 25°C | P <sub>D</sub>                    | 1.3           | W    |
| Continuous Drain                                                                                                                        |                      | T <sub>C</sub> = 25°C | I <sub>D</sub>                    | 58            | Α    |
| Current (R <sub>θJC</sub> )<br>(Note 1)                                                                                                 |                      | T <sub>C</sub> = 85°C |                                   | 45            |      |
| Power Dissipation $(R_{\theta JC})$ (Note 1)                                                                                            |                      | T <sub>C</sub> = 25°C | P <sub>D</sub>                    | 52            | W    |
| Pulsed Drain Current                                                                                                                    | t <sub>p</sub> =10μs | T <sub>A</sub> = 25°C | I <sub>DM</sub>                   | 130           | Α    |
| Current Limited by Pack                                                                                                                 | age                  | T <sub>A</sub> = 25°C | I <sub>DmaxPkg</sub>              | 45            | Α    |
| Operating Junction and Storage Temperature                                                                                              |                      |                       | T <sub>J</sub> , T <sub>stg</sub> | -55 to<br>175 | °C   |
| Source Current (Body Di                                                                                                                 | I <sub>S</sub>       | 43                    | Α                                 |               |      |
| Drain to Source dV/dt                                                                                                                   | dV/dt                | 6.0                   | V/ns                              |               |      |
| Single Pulse Drain–to–Source Avalanche Energy ( $V_{DD}$ = 24 V, $V_{GS}$ = 10 V, L = 1.0 mH, $I_{L(pk)}$ = 15 A, $R_G$ = 25 $\Omega$ ) |                      |                       | E <sub>AS</sub>                   | 112.5         | mJ   |
| Lead Temperature for So (1/8" from case for 10 s)                                                                                       | Idering Pu           | rposes                | T <sub>L</sub>                    | 260           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.



#### ON Semiconductor®

#### http://onsemi.com

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
| 30 V                 | 9.0 mΩ @ 10 V           | 58 A               |
| 30 V                 | 12.5 mΩ @ 4.5 V         | 30 K               |





DPAK
CASE 369AA
(Bent Lead)
STYLE 2



IPAK
CASE 369AD
(Straight Lead)
STYLE 2

## MARKING DIAGRAMS & PIN ASSIGNMENTS





A = Assembly Location\*
Y = Year
WW = Work Week
4809NH= Device Code
G = Pb-Free Package

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet.

<sup>\*</sup> The Assembly Location code (A) is front side optional. In cases where the Assembly Location is stamped in the package, the front side assembly code may be blank.

#### THERMAL RESISTANCE MAXIMUM RATINGS

| Parameter                                   | Symbol              | Value | Unit |
|---------------------------------------------|---------------------|-------|------|
| Junction-to-Case (Drain)                    | $R_{	heta JC}$      | 2.9   | °C/W |
| Junction-to-TAB (Drain)                     | $R_{\theta JC-TAB}$ | 3.5   |      |
| Junction-to-Ambient - Steady State (Note 1) | $R_{	heta JA}$      | 74    |      |
| Junction-to-Ambient - Steady State (Note 2) | $R_{	heta JA}$      | 116   |      |

- 1. Surface-mounted on FR4 board using 1 in sq pad size, 1 oz Cu.
- 2. Surface-mounted on FR4 board using the minimum recommended pad size.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Parameter                                                    | Symbol                                         | Test Co                                                      | ndition                         | Min | Тур   | Max  | Unit  |
|--------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|---------------------------------|-----|-------|------|-------|
| OFF CHARACTERISTICS                                          | •                                              |                                                              |                                 |     |       | •    | •     |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                           | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                |                                 | 30  |       |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub>           |                                                              |                                 |     | 25    |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                               | .63 .,                                                       | $T_J = 25^{\circ}C$             |     |       | 1.0  | μΑ    |
|                                                              |                                                |                                                              | T <sub>J</sub> = 125°C          |     |       | 10   |       |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                               | $V_{DS} = 0 V, V$                                            | $_{GS} = \pm 20 \text{ V}$      |     |       | ±100 | nA    |
| ON CHARACTERISTICS (Note 3)                                  |                                                |                                                              |                                 |     |       |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                            | $V_{GS} = V_{DS}$                                            | <sub>D</sub> = 250 μA           | 1.5 | 2.1   | 2.5  | V     |
| Negative Threshold Temperature Coefficient                   | V <sub>GS(TH)</sub> /T <sub>J</sub>            |                                                              |                                 |     | 5.7   |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                            | V <sub>GS</sub> = 10 to<br>11.5 V                            | I <sub>D</sub> = 30 A           |     | 7.0   | 9.0  | mΩ    |
|                                                              |                                                | 11.5 V                                                       | I <sub>D</sub> = 15 A           |     | 7.0   |      |       |
|                                                              |                                                | V <sub>GS</sub> = 4.5 V                                      | I <sub>D</sub> = 30 A           |     | 10.45 | 12.5 |       |
|                                                              |                                                |                                                              | I <sub>D</sub> = 15 A           |     | 9.95  |      |       |
| Forward Transconductance                                     | 9FS                                            | V <sub>DS</sub> = 15 V                                       | , I <sub>D</sub> = 15 A         |     | 9.0   |      | S     |
| CHARGES AND CAPACITANCES                                     | •                                              |                                                              |                                 |     |       | •    | •     |
| Input Capacitance                                            | C <sub>iss</sub>                               |                                                              |                                 |     | 1596  | 2155 | pF    |
| Output Capacitance                                           | C <sub>oss</sub>                               | $V_{GS} = 0 \text{ V, f}$<br>$V_{DS} =$                      | = 1.0 MHz,<br>12 V              |     | 331   | 447  | 1     |
| Reverse Transfer Capacitance                                 | C <sub>rss</sub>                               | *D3 =                                                        | '- ·                            |     | 190   | 294  |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                            |                                                              |                                 |     | 12.5  | 15   | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                             | $V_{GS} = 4.5 V,$                                            | Vns = 15 V.                     |     | 2.4   | 3.6  | 1     |
| Gate-to-Source Charge                                        | $Q_{GS}$                                       | I <sub>D</sub> = 3                                           | 30 Å                            |     | 5.3   | 7.9  |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                                       |                                                              | ļ                               |     | 5.1   | 7.7  |       |
| Total Gate Charge                                            | $Q_{G(TOT)}$                                   | V <sub>GS</sub> = 11.5 V,<br>I <sub>D</sub> = 3              | V <sub>DS</sub> = 15 V,<br>30 A |     | 29.3  | 44   | nC    |
| SWITCHING CHARACTERISTICS (Note 4)                           | <u>.                                      </u> |                                                              |                                 |     | •     | •    |       |
| Turn-On Delay Time                                           | t <sub>d(on)</sub>                             |                                                              |                                 |     | 12.0  | 18   | ns    |
| Rise Time                                                    | t <sub>r</sub>                                 | Vcs = 4.5 V                                                  | Vns = 15 V.                     |     | 20    | 30   | 1     |
| Turn-Off Delay Time                                          | t <sub>d(off)</sub>                            | $V_{GS} = 4.5 \text{ V},$<br>$I_D = 15 \text{ A}, \text{ F}$ | $R_{\rm G} = 3.0 \Omega$        |     | 14    | 21   | 1     |
| Fall Time                                                    | t <sub>f</sub>                                 |                                                              |                                 |     | 5.0   | 7.5  |       |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

- 3. Pulse Test: Pulse Width ≤ 300 µs, Duty Cycle ≤ 2%.
- 4. Switching characteristics are independent of operating junction temperatures.

#### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted) (continued)

| Parameter                       | Symbol              | Test Co                                                       | ndition                                                   | Min | Тур    | Max  | Unit |
|---------------------------------|---------------------|---------------------------------------------------------------|-----------------------------------------------------------|-----|--------|------|------|
| Turn-On Delay Time              | t <sub>d(on)</sub>  |                                                               |                                                           |     | 7.0    | 10.4 | ns   |
| Rise Time                       | t <sub>r</sub>      | V <sub>GS</sub> = 11.5 V,                                     | V <sub>DS</sub> = 15 V,                                   |     | 18     | 27   | 1    |
| Turn-Off Delay Time             | t <sub>d(off)</sub> | $V_{GS} = 11.5 \text{ V},$<br>$I_D = 15 \text{ A}, \text{ F}$ | $R_G = 3.0 \Omega$                                        |     | 22     | 33   |      |
| Fall Time                       | t <sub>f</sub>      |                                                               |                                                           |     | 3.0    | 4.6  |      |
| DRAIN-SOURCE DIODE CHARACTERIST | cs                  |                                                               |                                                           |     |        |      |      |
| Forward Diode Voltage           | $V_{SD}$            | $V_{GS} = 0 V$                                                | $V_{GS} = 0 \text{ V}, \qquad T_{J} = 25^{\circ}\text{C}$ |     | 0.95   | 1.2  | V    |
|                                 |                     | I <sub>S</sub> = 30 A                                         | T <sub>J</sub> = 125°C                                    |     | 0.83   |      | 1    |
| Reverse Recovery Time           | t <sub>RR</sub>     |                                                               |                                                           |     | 15.6   |      | ns   |
| Charge Time                     | ta                  | $V_{GS} = 0 \text{ V, dls/}$                                  | dt = 100 A/μs,                                            |     | 10.6   |      | 1    |
| Discharge Time                  | tb                  | I <sub>S</sub> = 30 A                                         |                                                           |     | 5.0    |      |      |
| Reverse Recovery Time           | $Q_{RR}$            |                                                               |                                                           |     | 7.5    |      | nC   |
| PACKAGE PARASITIC VALUES        |                     |                                                               |                                                           |     |        |      |      |
| Source Inductance               | L <sub>S</sub>      |                                                               |                                                           |     | 2.49   |      | nΗ   |
| Drain Inductance, DPAK          | L <sub>D</sub>      |                                                               |                                                           |     | 0.0164 |      | 1    |
| Drain Inductance, IPAK          | L <sub>D</sub>      | T <sub>A</sub> = 25°C                                         |                                                           |     | 1.88   |      |      |
| Gate Inductance                 | L <sub>G</sub>      |                                                               |                                                           |     | 3.46   |      |      |
| Gate Resistance                 | $R_{G}$             |                                                               |                                                           |     | 0.75   |      | Ω    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

3. Pulse Test: Pulse Width  $\leq$  300  $\mu$ s, Duty Cycle  $\leq$  2%.

<sup>4.</sup> Switching characteristics are independent of operating junction temperatures.

#### TYPICAL PERFORMANCE CURVES

80



 $V_{DS} \ge 10 \text{ V}$ 70 **DRAIN CURRENT (AMPS)** 60 50 40 30  $T_J = 125^{\circ}C$ 20  $T_J = 25^{\circ}C$ ئے 10  $T_J = -55^{\circ}C$ 0 2 3 5 1

Figure 1. On-Region Characteristics

V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS)

Figure 2. Transfer Characteristics





Figure 3. On–Resistance vs. Gate–to–Source Voltage

Figure 4. On–Resistance vs. Drain Current and Gate Voltage





Figure 5. On–Resistance Variation with Temperature

Figure 6. Drain-to-Source Leakage Current vs. Drain Voltage

#### **TYPICAL PERFORMANCE CURVES**



Figure 7. Capacitance Variation



Figure 8. Gate-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance



Figure 10. Diode Forward Voltage vs. Current



Figure 11. Maximum Rated Forward Biased Safe Operating Area



Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature

#### **TYPICAL PERFORMANCE CURVES**



Figure 13. Avalanche Characteristics



Figure 14. Thermal Response

#### **ORDERING INFORMATION**

| Device        | Package                                                       | Shipping <sup>†</sup> |
|---------------|---------------------------------------------------------------|-----------------------|
| NTD4809NHT4G  | DPAK<br>(Pb-Free)                                             | 2500 / Tape & Reel    |
| NTD4809NH-35G | IPAK Trimmed Lead $ (3.5 \pm 0.15 \text{ mm}) $ $ (Pb-Free) $ | 75 Units / Rail       |
| NVD4809NHT4G  | DPAK<br>(Pb-Free)                                             | 2500 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

STYLE 1: PIN 1. BASE

STYLE 5:

2. COLLECTOR 3. EMITTER

4. COLLECTOR

PIN 1. GATE 2. ANODE 3. CATHODE

4. ANODE



STYLE 3: PIN 1. ANODE

STYLE 7:

2. CATHODE 3. ANODE

PIN 1. GATE 2. COLLECTOR

3. EMITTER

COLLECTOR

CATHODE



**DATE 03 JUN 2010** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCHES.
  3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-
- MENSIONS b3, L3 and Z.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE
- DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY.
- 6. DATUMS A AND B ARE DETERMINED AT DATUM PLANE H.

|     | INC       | HES   | MILLIN   | IETERS |
|-----|-----------|-------|----------|--------|
| DIM | MIN       | MAX   | MIN      | MAX    |
| Α   | 0.086     | 0.094 | 2.18     | 2.38   |
| A1  | 0.000     | 0.005 | 0.00     | 0.13   |
| b   | 0.025     | 0.035 | 0.63     | 0.89   |
| b2  | 0.030     | 0.045 | 0.76     | 1.14   |
| b3  | 0.180     | 0.215 | 4.57     | 5.46   |
| С   | 0.018     | 0.024 | 0.46     | 0.61   |
| c2  | 0.018     | 0.024 | 0.46     | 0.61   |
| D   | 0.235     | 0.245 | 5.97     | 6.22   |
| E   | 0.250     | 0.265 | 6.35     | 6.73   |
| е   | 0.090 BSC |       | 2.29     | BSC    |
| Н   | 0.370     | 0.410 | 9.40     | 10.41  |
| L   | 0.055     | 0.070 | 1.40     | 1.78   |
| L1  | 0.108     | REF   | 2.74 REF |        |
| L2  | 0.020     | BSC   | 0.51     | BSC    |
| L3  | 0.035     | 0.050 | 0.89     | 1.27   |
| L4  |           | 0.040 |          | 1.01   |
| Z   | 0.155     |       | 3.93     |        |

#### **GENERIC** MARKING DIAGRAM\*



XXXXXX = Device Code Α = Assembly Location L = Wafer Lot ٧ = Year = Work Week WW = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking.

#### **SOLDERING FOOTPRINT\***

STYLE 2: PIN 1. GATE

STYLE 6:

PIN 1. MT1 2. MT2

3. GATE

2. DRAIN 3. SOURCE

4. DRAIN



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98AON13126D         | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | DPAK (SINGLE GAUGE) |                                                                                                                                                                                | PAGE 1 OF 1 |  |  |

ROTATED 90° CW

STYLE 4: PIN 1. CATHODE 2. ANODE 3. GATE

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

### **MECHANICAL CASE OUTLINE**



#### 3.5 MM IPAK, STRAIGHT LEAD

CASE 369AD **ISSUE B** 

**DATE 18 APR 2013** 









- NOTES:
  1.. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2.. CONTROLLING DIMENSION: MILLIMETERS.
- DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP.
- DIMENSIONS D AND E DO NOT INCLUDE MOLD GATE OR MOLD FLASH.

|     | MILLIMETERS |      |  |  |  |
|-----|-------------|------|--|--|--|
| DIM | MIN         | MAX  |  |  |  |
| Α   | 2.19        | 2.38 |  |  |  |
| A1  | 0.46        | 0.60 |  |  |  |
| A2  | 0.87        | 1.10 |  |  |  |
| b   | 0.69        | 0.89 |  |  |  |
| b1  | 0.77        | 1.10 |  |  |  |
| D   | 5.97        | 6.22 |  |  |  |
| D2  | 4.80        |      |  |  |  |
| E   | 6.35        | 6.73 |  |  |  |
| E2  | 4.57        | 5.45 |  |  |  |
| E3  | 4.45        | 5.46 |  |  |  |
| е   | 2.28 BSC    |      |  |  |  |
| L   | 3.40        | 3.60 |  |  |  |
| L1  |             | 2.10 |  |  |  |
| L2  | 0.89        | 1.27 |  |  |  |

#### **GENERIC MARKING DIAGRAMS\***

### Integrated

| STYL | E 1 | :  |
|------|-----|----|
| PIN  | 1.  | BA |

STYLE 5:

PIN 1. GATE

λSE 2. COLLECTOR 3. **EMITTER** 

ANODE
 CATHODE

ANODE

COLLECTOR

### STYLE 2: PIN 1. GATE

STYLE 6:

PIN 1. MT1

MT2
 GATE

MT2

2. DRAIN 3. SOURCE DRAIN

# STYLE 3: PIN 1. ANODE 2. CATHODE

3. ANODE CATHODE

#### STYLE 7: PIN 1. GATE

2. COLLECTOR 3. EMITTER

COLLECTOR



2. ANODE 3. GATE

ANODE





XXXXXX = Device Code Α = Assembly Location

L = Wafer Lot Υ = Year WW = Work Week G = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON23319D             | Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | 3.5 MM IPAK, STRAIGHT L | EAD                                                                                                                                                                          | PAGE 1 OF 1 |  |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthnoized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com **TECHNICAL SUPPORT** 

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910

ON Semiconductor Website: www.onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

For additional information, please contact your local Sales Representative