## NCP1450A

## PWM Step-up DC-DC Controller

The NCP1450A series are PWM step-up DC-DC switching controller that are specially designed for powering portable equipment from one or two cells battery packs. The NCP1450A series have a driver pin, EXT pin, for connecting to an external transistor. Large output currents can be obtained by connecting a low ON-resistance external power transistor to the EXT pin. The device will automatically skip switching cycles under light load condition to maintain high efficiency at light loads. With only six external components, this series allows a simple means to implement highly efficient converter for large output current applications.

Each device consists of an on-chip Pulse Width Modulation (PWM) oscillator, PWM controller, phase-compensated error amplifier, soft-start, voltage reference, and driver for driving external power transistor. Additionally, a chip enable feature is provided to power down the converter for extended battery life.

The NCP1450A device series are available in the TSOP-5 package with five standard regulated output voltages. Additional voltages that range from 1.8 V to 5.0 V in 100 mV steps can be manufactured.

## Features

- High Efficiency $86 \%$ at $\mathrm{I}_{\mathrm{O}}=200 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3.0 \mathrm{~V}$

$$
88 \% \text { at } \mathrm{I}_{\mathrm{O}}=400 \mathrm{~mA}, \mathrm{~V}_{\mathrm{IN}}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=5.0 \mathrm{~V}
$$

- Low Startup Voltage of 0.9 V typical at $\mathrm{I}_{\mathrm{O}}=1.0 \mathrm{~mA}$
- Operation Down to 0.6 V
- Five Standard Voltages: 1.9 V, 2.7 V, 3.0 V, 3.3 V, 5.0 V with High Accuracy $\pm 2.5 \%$
- Low Conversion Ripple
- High Output Current up to 1000 mA
(3.0 V version at $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}, \mathrm{~L}=10 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=220 \mu \mathrm{~F}$ )
- Fixed Frequency Pulse Width Modulation (PWM) at 180 kHz
- Chip Enable Pin with On-chip 150 nA Pullup Current Source
- Low Profile and Micro Miniature TSOP-5 Package
- Pb-Free Packages are Available


## Typical Applications

- Personal Digital Assistant (PDA)
- Electronic Games
- Portable Audio (MP3)
- Digital Still Cameras
- Handheld Instruments

ON Semiconductor ${ }^{\text {® }}$
http://onsemi.com


TSOP-5 SN SUFFIX CASE 483

## MARKING DIAGRAM AND PIN CONNECTIONS


xxx =Specific Device Marking
A =Assembly Location
$Y=$ Year
W = Work Week

- = Pb-Free Package
(Note: Microdot may be in either location)


## ORDERING INFORMATION

See detailed ordering and shipping information in the ordering information section on page 3 of this data sheet.


Figure 1. Typical Step-up Converter Application


Figure 2. Representative Block Diagram

## PIN FUNCTION DESCRIPTION

| Pin \# | Symbol | Pin Description |
| :---: | :---: | :--- |
| 1 | CE | Chip Enable Pin <br> (1) The chip is enabled if a voltage equal to or greater than 0.9 V is applied. <br> (2) The chip is disabled if a voltage less than 0.3 V is applied. <br> (3) The chip is enabled if this pin is left floating. |
| 2 | OUT | Output voltage monitor pin and also the power supply pin for the device. |
| 3 | NC | No internal connection to this pin. |
| 4 | GND | Ground pin. |
| 5 | EXT | External transistor drive pin. |

ORDERING INFORMATION (Note 1)

| Device | Output Voltage | Switching <br> Frequency | Marking | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| NCP1450ASN19T1 | 1.9 V | 180 KHz | DAY | TSOP-5 | 3000 Units on 7 Inch Reel |
| NCP1450ASN19T1G |  |  |  | $\begin{gathered} \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ |  |
| NCP1450ASN27T1G | 2.7 V |  | DAZ | TSOP-5 |  |
| NCP1450ASN27T1 |  |  |  | $\begin{gathered} \hline \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ |  |
| NCP1450ASN30T1 | 3.0 V |  | DBA | TSOP-5 |  |
| NCP1450ASN30T1G |  |  |  | $\begin{gathered} \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ |  |
| NCP1450ASN33T1 | 3.3 V |  | DBC | TSOP-5 |  |
| NCP1450ASN33T1G |  |  |  | $\begin{gathered} \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ |  |
| NCP1450ASN50T1 | 5.0 V |  | DBD | TSOP-5 |  |
| NCP1450ASN50T1G |  |  |  | $\begin{gathered} \text { TSOP-5 } \\ \text { (Pb-Free) } \end{gathered}$ |  |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

1. The ordering information lists five standard output voltage device options. Additional devices with output voltage ranging from 1.8 V to 5.0 V in 100 mV increments can be manufactured. Contact your ON Semiconductor representative for availability.

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :---: | :---: | :---: | :---: |
| Power Supply Voltage (Pin 2) | V OUT | 6.0 | V |
| Input/Output Pins <br> EXT (Pin 5) <br> EXT Sink/Source Current | $\begin{aligned} & V_{E X T} \\ & I_{\mathrm{EXT}} \end{aligned}$ | $\begin{aligned} & -0.3 \text { to } 6.0 \\ & -150 \text { to } 150 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| CE (Pin 1) Input Voltage Range Input Current Range | $\begin{aligned} & \mathrm{V}_{\mathrm{CE}} \\ & \mathrm{I}_{\mathrm{CE}} \end{aligned}$ | $\begin{aligned} & -0.3 \text { to } 6.0 \\ & -150 \text { to } 150 \end{aligned}$ | $\begin{gathered} \mathrm{V} \\ \mathrm{~mA} \end{gathered}$ |
| Power Dissipation and Thermal Characteristics Maximum Power Dissipation @ $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ Thermal Resistance Junction-to-Air | $P_{D}$ $\mathrm{R}_{\theta \mathrm{JA}}$ | $\begin{aligned} & 500 \\ & 250 \end{aligned}$ | $\begin{gathered} \mathrm{mW} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |
| Operating Ambient Temperature Range | $\mathrm{T}_{\mathrm{A}}$ | -40 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating Junction Temperature Range | $\mathrm{T}_{J}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {stg }}$ | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.
2. This device series contains ESD protection and exceeds the following tests:

Human Body Model (HBM) $\pm 2.0 \mathrm{kV}$ per JEDEC standard: JESD22-A114.
Machine Model (MM) $\pm 200$ V per JEDEC standard: JESD22-A115.
3. Latchup Current Maximum Rating: $\pm 150 \mathrm{~mA}$ per JEDEC standard: JESD78.
4. Moisture Sensitivity Level (MSL): 1 per IPC/JEDEC standard: J-STD-020A.

ELECTRICAL CHARACTERISTICS (For all values $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, unless otherwise noted.)

| Characteristic | Symbol | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OSCILLATOR |  |  |  |  |  |
| Frequency ( $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SET }} \times 0.96$, Note 5 ) | fosc | 144 | 180 | 216 | kHz |
| Frequency Temperature Coefficient ( $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) | $\Delta f$ | - | 0.11 | - | \% $/{ }^{\circ} \mathrm{C}$ |
| Maximum PWM Duty Cycle ( $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SET }} \times 0.96$ ) | $\mathrm{D}_{\text {MAX }}$ | 70 | 80 | 90 | \% |
| Minimum Startup Voltage ( $\mathrm{l} \mathrm{O}=0 \mathrm{~mA}$ ) | $\mathrm{V}_{\text {start }}$ | - | 0.8 | 0.9 | V |
| Minimum Startup Voltage Temperature Coefficient ( $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ) | $\Delta \mathrm{V}_{\text {start }}$ | - | -1.6 | - | $\mathrm{mV} /{ }^{\circ} \mathrm{C}$ |
| Minimum Operation Hold Voltage ( $\mathrm{l}_{0}=0 \mathrm{~mA}$ ) | $V_{\text {hold }}$ | - | 0.6 | 0.7 | V |
| Soft-Start Time (V) ${ }_{\text {OUT }}=\mathrm{V}_{\text {SET, }}$, Note 6) | $\mathrm{t}_{\text {Ss }}$ | - | 100 | 250 | ms |

## CE (PIN 1)

| CE Input Voltage ( $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {SET }} \times 0.96$ ) High State, Device Enabled Low State, Device Disabled | $V_{C E(h i g h)}$ <br> $\mathrm{V}_{\mathrm{CE}(\text { (low) }}$ | 0.9 |  | $\overline{-}$ | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CE Input Current (Note 6) <br> High State, Device Enabled ( $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CE}}=5.0 \mathrm{~V}$ ) <br> Low State, Device Disabled ( $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CE}}=0 \mathrm{~V}$ ) | $I_{\text {CE(high) }}$ ICE(low) | $\begin{gathered} -0.5 \\ 0 \end{gathered}$ | $\begin{gathered} 0 \\ 0.15 \end{gathered}$ | $\begin{aligned} & 0.5 \\ & 0.5 \end{aligned}$ | $\mu \mathrm{A}$ |

## EXT (PIN 5)



TOTAL DEVICE

| Output Voltage | $\mathrm{V}_{\text {OUT }}$ |  |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Device Suffix: |  |  |  |  |  |
| 19 T 1 |  | 1.853 | 1.9 | 1.948 |  |
| 27 T 1 |  | 2.633 | 2.7 | 2.768 |  |
| 30T1 |  | 2.925 | 3.0 | 3.075 |  |
| 33 T 1 |  | 3.218 | 3.3 | 3.383 |  |
| 50T1 |  | 4.875 | 5.0 | 5.125 |  |
| Output Voltage Temperature Coefficient ( $\mathrm{T}_{\mathrm{A}}=-40$ to $+85^{\circ} \mathrm{C}$ ) | $\Delta \mathrm{V}_{\text {OUT }}$ | - | 150 | - | ppm $/{ }^{\circ} \mathrm{C}$ |
| Operating Current ( $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CE }}=\mathrm{V}_{\text {SET }} \times 0.96$, Note 5) | IDD |  |  |  | $\mu \mathrm{A}$ |
| Device Suffix: |  |  |  |  |  |
| 19T1 |  | - | 55 | 90 |  |
| $27 T 1$ |  | - | 93 | 140 |  |
| 30T1 |  | - | 98 | 150 |  |
| 33 T 1 |  | - | 103 | 160 |  |
| 50 T 1 |  | - | 136 | 220 |  |
| Standby Current ( $\left.\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CE }}=\mathrm{V}_{\text {SET }}+0.5 \mathrm{~V}\right)$ | $\mathrm{I}_{\text {StB }}$ | - | 15 | 20 | $\mu \mathrm{A}$ |
| Off-State Current ( $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {CE }}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40$ to $+85^{\circ} \mathrm{C}$, Note 7) | IofF | - | 0.6 | 1.5 | $\mu \mathrm{A}$ |

5. $\mathrm{V}_{\text {SET }}$ means setting of output voltage.
6. This parameter is guaranteed by design.
7. CE pin is integrated with an internal 150 nA pullup current source.


Figure 3. NCP1450ASN19T1 Output Voltage vs. Output Current


Figure 5. NCP1450ASN50T1 Output Voltage vs. Output Current


Figure 7. NCP1450ASN30T1 Efficiency vs. Output Current


Figure 4. NCP1450ASN30T1 Output Voltage vs. Output Current


Figure 6. NCP1450ASN19T1 Efficiency vs. Output Current


Figure 8. NCP1450ASN50T1 Efficiency vs. Output Current


Figure 9. NCP1450ASN19T1 Output Voltage vs. Temperature


Figure 11. NCP1450ASN50T1 Output Voltage vs. Temperature


Figure 13. NCP1450ASN30T1 Operating Current vs. Temperature


Figure 10. NCP1450ASN30T1 Output Voltage
vs. Temperature


Figure 12. NCP1450ASN19T1 Operating Current vs. Temperature

Figure 14. NCP1450ASN50T1 Operating Current vs. Temperature


Figure 15. NCP1450ASN19T1 Standby Current vs. Temperature


Figure 17. NCP1450ASN50T1 Standby Current vs. Temperature


Figure 19. NCP1450ASN30T1 Off-State Current vs. Temperature


Figure 16. NCP1450ASN30T1 Standby Current vs. Temperature


Figure 18. NCP1450ASN19T1 Off-State Current
vs. Temperature


Figure 20. NCP1450ASN50T1 Off-State Current vs. Temperature


Figure 21. NCP1450ASN19T1 Oscillator Frequency vs. Temperature

Figure 23. NCP1450ASN50T1 Oscillator Frequency vs. Temperature


Figure 25. NCP1450ASN30T1 Maximum Duty Cycle vs. Temperature


Figure 22. NCP1450ASN30T1 Oscillator Frequency vs. Temperature



Figure 26. NCP1450ASN50T1 Maximum Duty Cycle vs. Temperature


Figure 27. NCP1450ASN19T1 EXT "H" Output Current vs. Temperature


Figure 28. NCP1450ASN30T1 EXT "H" Output Current vs. Temperature


Figure 29. NCP1450ASN50T1 EXT "H" Output Current vs. Temperature


Figure 31. NCP1450ASN30T1 EXT "L" Output Current vs. Temperature


Figure 30. NCP1450ASN19T1 EXT "L" Output Current vs. Temperature


Figure 32. NCP1450ASN50T1 EXT "L" Output Current vs. Temperature


Figure 33. NCP1450ASN19T1 EXT "H" ON-Resistance vs. Temperature


Figure 35. NCP1450ASN50T1 EXT "H" ON-Resistance vs. Temperature


Figure 37. NCP1450ASN30T1 EXT "L" ON-Resistance vs. Temperature


Figure 34. NCP1450ASN30T1 EXT "H" ON-Resistance vs. Temperature


Figure 36. NCP1450ASN19T1 EXT "L" ON-Resistance vs. Temperature


Figure 38. NCP1450ASN50T1 EXT "L" ON-Resistance vs. Temperature


Figure 39. NCP1450ASN19T1 Startup/Hold Voltage vs. Temperature


Figure 40. NCP1450ASN30T1 Startup/Hold Voltage vs. Temperature


Figure 41. NCP1450ASN50T1 Startup/Hold Voltage vs. Temperature


Figure 43. NCP1450ASN30T1 Ripple Voltage vs. Output Current


Figure 42. NCP1450ASN19T1 Ripple Voltage vs. Output Current

Figure 44. NCP1450ASN50T1 Ripple Voltage vs. Output Current


Figure 45. NCP1450ASN19T1 Startup/Hold Voltage vs. Output Current (Using MOSFET)


Figure 46. NCP1450ASN19T1 Startup/Hold Voltage vs. Output Current (Using BJT)


Figure 47. NCP1450ASN30T1 Startup/Hold Voltage vs. Output Current (Using MOSFET)


Figure 48. NCP1450ASN30T1 Startup/Hold Voltage vs. Output Current (Using BJT)


Figure 49. NCP1450ASN50T1 Startup/Hold Voltage vs. Output Current (Using MOSFET)


Figure 50. NCP1450ASN50T1 Startup/Hold Voltage vs. Output Current (Using BJT)


Figure 51. NCP1450ASN19T1 Operating Waveforms (Medium Load)


1. $\mathrm{V}_{\mathrm{L}}, 2.0 \mathrm{~V} / \mathrm{div}$
2. $\mathrm{L}, 500 \mathrm{~mA} / \mathrm{div}$
3. VOUT, $50 \mathrm{mV} / \mathrm{div}$, AC coupled

Figure 53. NCP1450ASN30T1 Operating Waveforms (Medium Load)


1. $\mathrm{V}_{\mathrm{L}}, 2.0 \mathrm{~V} / \mathrm{div}$
2. $\mathrm{L}, 500 \mathrm{~mA} / \mathrm{div}$
3. $\mathrm{V}_{\text {OUT }}, 50 \mathrm{mV} /$ div, AC coupled

Figure 55. NCP1450ASN50T1 Operating Waveforms (Medium Load)


Figure 52. NCP1450ASN19T1 Operating Waveforms (Heavy Load)

$\mathrm{V}_{\text {OUT }}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{O}}=500 \mathrm{~mA}, \mathrm{~L}=10 \mu \mathrm{H}$, Cout $=220 \mu \mathrm{~F}$

1. $\mathrm{V}_{\mathrm{L}}, 2.0 \mathrm{~V} / \mathrm{div}$
2. $\mathrm{L}, 500 \mathrm{~mA} / \mathrm{div}$
3. $\mathrm{V}_{\text {OUT }}, 50 \mathrm{mV} / \mathrm{div}$, AC coupled

Figure 54. NCP1450ASN30T1 Operating Waveforms (Heavy Load)


Figure 56. NCP1450ASN50T1 Operating Waveforms (Heavy Load)


Figure 57. NCP1450ASN19T1 Load Transient Response


$$
\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=220 \mu \mathrm{~F}
$$

1. $\mathrm{V}_{\text {OUt }}, 3.0 \mathrm{~V}$ (AC coupled), $200 \mathrm{mV} /$ div
2. $\mathrm{I}_{\mathrm{O}}, 1.0 \mathrm{~mA}$ to 100 mA

Figure 59. NCP1450ASN30T1 Load Transient Response


Figure 61. NCP1450ASN50T1 Load Transient Response


Figure 58. NCP1450ASN19T1 Load Transient Response


$$
\mathrm{V}_{\text {IN }}=2.0 \mathrm{~V}, \mathrm{~L}=4.7 \mu \mathrm{H}, \mathrm{C}_{\text {OUT }}=220 \mu \mathrm{~F}
$$

1. VOut, 3.0 V (AC coupled), $200 \mathrm{mV} / \mathrm{div}$
2. $\mathrm{I}_{\mathrm{O}}, 100 \mathrm{~mA}$ to 1.0 mA

Figure 60. NCP1450ASN30T1 Load Transient Response


Figure 62. NCP1450ASN50T1 Load Transient Response


Figure 63. NCP1450ASN19T1 Output Voltage vs. Output Current (Ext. BJT)


Figure 65. NCP1450ASN50T1 Output Voltage vs. Output Current (Ext. BJT)


Figure 67. NCP1450ASN30T1 Efficiency vs. Output Current (Ext. BJT)


Figure 64. NCP1450ASN30T1 Output Voltage vs. Output Current (Ext. BJT)


Figure 66. NCP1450ASN19T1 Efficiency vs. Output Current (Ext. BJT)

Figure 68. NCP1450ASN50T1 Efficiency vs. Output Current (Ext. BJT)


Figure 69. NCP1450ASNXXT1 No Load Input Current vs. Input Voltage (Using MOSFET)


Figure 70. NCP1450ASNXXT1 No Load Input Current vs. Input Voltage (Using BJT)

Components Supplier

| Parts | Supplier | Part Number | Description | Phone |
| :--- | :--- | :--- | :--- | :---: |
| Inductor: L1, L2 | Sumida Electric Co. Ltd. | CD54-100MC | Inductor $10 \mu \mathrm{H} / 1.44 \mathrm{~A}$ | $(852) 2880-6688$ |
| Schottky Diode: D1, D2 | ON Semiconductor | MBRM110L | Schottky Power Rectifier | $(852) 2689-0088$ |
| MOSFET: Q1 | ON Semiconductor | NTGS3446T1 | Power MOSFET N-Channel | $(852) 2689-0088$ |
| BJT: Q2 | ON Semiconductor | MMJT9410 | Bipolar Power Transistor | $(852) 2689-0088$ |
| Output Capacitor: C1, C3 | KEMET Electronics Corp. | T494D227K006AS | Low ESR Tantalum Capacitor <br> $220 ~ \mu F / 6.0 ~ V ~$ | $(852) 2305-1168$ |
| Input Capacitor: C2, C4 | KEMET Electronics Corp. | T491C106K016AS | Low Profile Tantalum Capacitor <br> $10 \mu \mathrm{~F} / 16 \mathrm{~V}$ | (852) 2305-1168 |

## DETAILED OPERATING DESCRIPTION

## Operation

The NCP1450A series are monolithic power switching controllers optimized for battery powered portable products where large output current is required.

The NCP1450A series are low noise fixed frequency voltage-mode PWM DC-DC controllers, and consist of startup circuit, feedback resistor divider, reference voltage, oscillator, loop compensation network, PWM control circuit, and low ON resistance driver. Due to the on-chip feedback resistor and loop compensation network, the system designer can get the regulated output voltage from 1.8 V to 5.0 V with 0.1 V stepwise with a small number of external components. The quiescent current is typically $93 \mu \mathrm{~A}\left(\mathrm{~V}_{\text {OUT }}=2.7 \mathrm{~V}, \mathrm{f}_{\text {OSC }}=180 \mathrm{kHz}\right)$, and can be further reduced to about $1.5 \mu \mathrm{~A}$ when the chip is disabled ( $\mathrm{V}_{\mathrm{CE}}<$ 0.3 V ).

The NCP1450A operation can be best understood by referring to the block diagram in Figure 2. The error amplifier monitors the output voltage via the feedback resistor divider by comparing the feedback voltage with the reference voltage. When the feedback voltage is lower than the reference voltage, the error amplifier output will decrease. The error amplifier output is then compared with the oscillator ramp voltage at the PWM controller. When the ramp voltage is higher than the error amplifier output, the high-side driver is turned on and the low-side driver is turned off which will then switch on the external transistor; and vice versa. As the error amplifier output decreases, the high-side driver turn-on time increases and duty cycle increases. When the feedback voltage is higher than the reference voltage, the error amplifier output increases and the duty cycle decreases. When the external power switch is on, the current ramps up in the inductor, storing energy in the magnetic field. When the external power switch is off, the energy stored in the magnetic field is transferred to the output filter capacitor and the load. The output filter capacitor stores the charge while the inductor current is higher than the output current, then sustains the output voltage until the next switching cycle.

As the load current is decreased, the switch transistor turns on for a shorter duty cycle. Under the light load condition, the controller will skip switching cycles to reduce power consumption, so that high efficiency is maintained at light loads.

## Soft Start

There is a soft start circuit in NCP1450A. When power is applied to the device, the soft start circuit first pumps up the output voltage to approximately 1.5 V at a fixed duty cycle. This is the voltage level at which the controller can operate normally. In addition to that, the startup capability with heavy loads is also improved.

## Oscillator

The oscillator frequency is internally set to 180 kHz at an accuracy of $\pm 20 \%$ and with low temperature coefficient of $0.11 \% /{ }^{\circ} \mathrm{C}$.

## Regulated Converter Voltage ( $\mathrm{V}_{\text {OUT }}$ )

The $\mathrm{V}_{\text {OUT }}$ is set by an integrated feedback resistor network. This is trimmed to a selected voltage from 1.8 V to 5.0 V range in 100 mV steps with an accuracy of $\pm 2.5 \%$.

## Compensation

The device is designed to operate in continuous conduction mode. An internal compensation circuit was designed to guarantee stability over the full input/output voltage and full output load range.

## Enable/Disable Operation

The NCP1450A series offer IC shutdown mode by chip enable pin (CE pin) to reduce current consumption. When voltage at pin CE is equal or greater than 0.9 V , the chip will be enabled, which means the controller is in normal operation. When voltage at pin CE is less than 0.3 V , the chip is disabled, which means IC is shutdown.
Important: DO NOT apply a voltage between 0.3 V to 0.9 V to pin CE as this is the CE pin's hysteresis voltage range. Clearly defined output states can only be obtained by applying voltage out of this range.

## APPLICATION CIRCUIT INFORMATION

## Step-up Converter Design Equations

The NCP1450A PWM step-up DC-DC controller is designed to operate in continuous conduction mode and can be defined by the following equations. External components values can be calculated from these equations, however, the optimized value should obtained through experimental results.

| Calculation | Equation |
| :---: | :---: |
| D | $\leq \frac{V_{\text {OUT }}+V_{D}-V_{\text {IN }}}{V_{\text {OUT }}+V_{D}-V_{S}}$ |
| IL | $\frac{\mathrm{IO}}{(1-\mathrm{D})}$ |
| L | $\frac{\left(V_{\text {OUT }}+V_{D}-V_{I N}\right)(1-D)^{2}}{f \times I O \times D I R}$ |
| IPK | $\mathrm{L}\left(1+\frac{\mathrm{DIR}}{2}\right)$ |
| $\Delta \mathrm{Q}$ | $\frac{(\mathrm{IL}-\mathrm{IO})(1-\mathrm{D})}{\mathrm{f}}$ |
| $V_{\text {PP }}$ | $\approx \frac{\Delta \mathrm{Q}}{\mathrm{COUT}}+(\mathrm{IL}-\mathrm{IO}) \mathrm{ESR}$ |

## NOTES:

D - On-time duty cycle
$\mathrm{I}_{\mathrm{L}}$ - Average inductor current
IPK - Peak inductor current
DIR - Delta inductor current to average inductor current ratio
Io - Desired dc output current
$\mathrm{V}_{\text {IN }}$ - Nominal operating dc input voltage
Vout - Desired dc output voltage
$V_{D}$ - Diode forward voltage
$\mathrm{V}_{\mathrm{S}}$ - Saturation voltage of the external transistor switch
$\Delta \mathrm{Q}$ - Charge stores in the Cout during charging up
ESR - Equivalent series resistance of the output capacitor

## Design Example

It is supposed that a step-up DC-DC controller with 3.3 V output delivering a maximum 1000 mA output current with 100 mV output ripple voltage powering from a 2.4 V input is to be designed.
Design parameters:

$$
\begin{aligned}
\mathrm{V}_{\text {IN }} & =2.4 \mathrm{~V} \\
\mathrm{~V}_{\text {OUT }} & =3.3 \mathrm{~V} \\
\mathrm{I}_{\mathrm{O}} & =1.0 \mathrm{~A} \\
\mathrm{~V}_{\text {pp }} & =100 \mathrm{mV} \\
\mathrm{f} & =180 \mathrm{kHZ}
\end{aligned}
$$

DIR $=0.2$ (typical for small output ripple voltage)
Assume the diode forward voltage and the transistor saturation voltage are both 0.3 V . Determine the maximum steady state duty cycle at $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ :

$$
D=\frac{3.3 V+0.3 V-2.4 V}{3.3 V+0.3 V-0.3 V}=0.364
$$

Calculate the maximum inductance value which can generate the desired current output and the preferred delta inductor current to average inductor current ratio:

$$
\mathrm{L} \leq \frac{(3.3 \mathrm{~V}+0.3 \mathrm{~V}-2.4 \mathrm{~V})(1-0.364)^{2}}{180000 \mathrm{~Hz} \times 1 \mathrm{~A} \times 0.2}=13.5 \mu \mathrm{H}
$$

Determine the average inductor current and peak inductor current:

$$
\begin{aligned}
\mathrm{I} & =\frac{1}{1-0.364}=1.57 \mathrm{~A} \\
\mathrm{IPK} & =1.57 \mathrm{~A}\left(1+\frac{0.2}{2}\right)=1.73 \mathrm{~A}
\end{aligned}
$$

Therefore, a $12 \mu \mathrm{H}$ inductor with saturation current larger than 1.73 A can be selected as the initial trial.

Calculate the delta charge stored in the output capacitor during the charging up period in each switching cycle:

$$
\Delta Q=\frac{(1.57 \mathrm{~A}-1 \mathrm{~A})(1-0.364)}{18000 \mathrm{~Hz}}=2.01 \mu \mathrm{C}
$$

Determine the output capacitance value for the desired output ripple voltage:
Assume the ESR of the output capacitor is $0.15 \Omega$,

$$
\text { COUT }>\frac{2.01 \mu \mathrm{C}}{100 \mathrm{mV}-(1.57 \mathrm{~A}-1 \mathrm{~A}) \times 0.15 \Omega}=138.6 \mu \mathrm{~F}
$$

Therefore, a Tantalum capacitor with value of $150 \mu \mathrm{~F}$ to $220 \mu \mathrm{~F}$ and ESR of $0.15 \Omega$ can be used as the output capacitor. However, according to experimental result, $220 \mu \mathrm{~F}$ output capacitor gives better overall operational stability and smaller ripple voltage.

## External Component Selection

## Inductor Selection

The NCP1450A is designed to work well with a 6.8 to $12 \mu \mathrm{H}$ inductors in most applications $10 \mu \mathrm{H}$ is a sufficiently low value to allow the use of a small surface mount coil, but large enough to maintain low ripple. Lower inductance values supply higher output current, but also increase the ripple and reduce efficiency.

Higher inductor values reduce ripple and improve efficiency, but also limit output current.

The inductor should have small DCR, usually less than $1 \Omega$, to minimize loss. It is necessary to choose an inductor with a saturation current greater than the peak current which the inductor will encounter in the application.

## Diode

The diode is the largest source of loss in DC-DC converters. The most importance parameters which affect their efficiency are the forward voltage drop, $\mathrm{V}_{\mathrm{D}}$, and the reverse recovery time, trr. The forward voltage drop creates a loss just by having a voltage across the device while a current flowing through it. The reverse recovery time generates a loss when the diode is reverse biased, and the current appears to actually flow backwards through the diode due to the minority carriers being swept from the $\mathrm{P}-\mathrm{N}$ junction. A Schottky diode with the following characteristics is recommended:

Small forward voltage, $\mathrm{V}_{\mathrm{F}}<0.3 \mathrm{~V}$
Small reverse leakage current
Fast reverse recovery time/switching speed
Rated current larger than peak inductor current,
$\mathrm{I}_{\text {rated }}>\mathrm{I}_{\mathrm{PK}}$
Reverse voltage larger than output voltage,

$$
\mathrm{V}_{\text {reverse }}>\mathrm{V}_{\text {OUT }}
$$

## Input Capacitor

The input capacitor can stabilize the input voltage and minimize peak current ripple from the source. The value of the capacitor depends on the impedance of the input source used. Small Equivalent Series Resistance (ESR) Tantalum or ceramic capacitor with a value of $10 \mu \mathrm{~F}$ should be suitable.

## Output Capacitor

The output capacitor is used for sustaining the output voltage when the external MOSFET or bipolar transistor is switched on and smoothing the ripple voltage. Low ESR capacitor should be used to reduce output ripple voltage. In general, a $100 \mu \mathrm{~F}$ to $220 \mu \mathrm{~F}$ low $\operatorname{ESR}(0.10 \Omega$ to $0.30 \Omega$ ) Tantalum capacitor should be appropriate.

## External Switch Transistor

An enhancement N -channel MOSFET or a bipolar NPN transistor can be used as the external switch transistor.

For enhancement N-channel MOSFET, since enhancement MOSFET is a voltage driven device, it is a
more efficient switch than a BJT transistor. However, the MOSFET requires a higher voltage to turn on as compared with BJT transistors. An enhancement N -channel MOSFET can be selected by the following guidelines:

1. Low $\mathrm{ON}-$ resistance, $\mathrm{R}_{\mathrm{DS}(\text { on })}$, typically $<0.1 \Omega$.
2. Low gate threshold voltage, $\mathrm{V}_{\mathrm{GS}(\mathrm{th})}$, must be < $\mathrm{V}_{\text {OUT }}$, typically $<1.5 \mathrm{~V}$, it is especially important for the low $\mathrm{V}_{\text {OUT }}$ device, like $\mathrm{V}_{\text {OUT }}=1.9 \mathrm{~V}$.
3. Rated continuous drain current, $\mathrm{I}_{\mathrm{D}}$, should be larger than the peak inductor current, i.e. $\mathrm{I}_{\mathrm{D}}>\mathrm{I}_{\mathrm{PK}}$.
4. Gate capacitance should be 1200 pF or less.

For bipolar NPN transistor, medium power transistor with continuous collector current typically 1 A to 5 A and $\mathrm{V}_{\mathrm{CE}}$ (sat) $<0.2 \mathrm{~V}$ should be employed. The driving capability is determined by the DC current gain, $\mathrm{H}_{\mathrm{FE}}$, of the transistor and the base resistor, Rb ; and the controller's EXT pin must be able to supply the necessary driving current.

Rb can be calculated by the following equation:

$$
\begin{gathered}
\mathrm{Rb}=\frac{\mathrm{V}_{\mathrm{OUT}}-0.7}{\mathrm{lb}}-\frac{0.4}{|\mathrm{IEXTH}|} \\
\mathrm{lb}=\frac{\mathrm{IPK}}{\mathrm{H}_{\mathrm{FE}}}
\end{gathered}
$$

Since the pulse current flows through the transistor, the exact $R b$ value should be finely tuned by the experiment. Generally, a small Rb value can increase the output current capability, but the efficiency will decrease due to more energy is used to drive the transistor.

Moreover, a speed-up capacitor, Cb , should be connected in parallel with Rb to reduce switching loss and improve efficiency. Cb can be calculated by the equation below:

$$
\mathrm{Cb} \leq \frac{1}{2 \pi \times \mathrm{Rb} \times \mathrm{fOSC} \times 0.7}
$$

It is due to the variation in the characteristics of the transistor used. The calculated value should be used as the initial test value and the optimized value should be obtained by the experiment.

## External Component Reference Data

| Device | $\mathrm{V}_{\text {OUT }}$ | Inductor Model | Inductor Value | External Transistor | Diode | Output Capacitor |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NCP1450ASN19T1 | 1.9 V | CD54 | $12 \mu \mathrm{H}$ | NTGS3446T1 | MBRM110L | $220 \mu \mathrm{~F}$ |
| NCP1450ASN30T1 | 3.0 V | CD54 | $10 \mu \mathrm{H}$ | NTGS3446T1 | MBRM110L | 220 F |
| NCP1450ASN50T1 | 5.0 V | CD54 | $10 \mu \mathrm{H}$ | NTGS3446T1 | MBRM110L | $220 \mu \mathrm{~F}$ |
| NCP1450ASN19T1 | 1.9 V | CD54 | $12 \mu \mathrm{H}$ | MMJT9410 | MBRM110L | $220 \mu \mathrm{~F}$ |
| NCP1450ASN30T1 | 3.0 V | CD54 | $10 \mu \mathrm{H}$ | MMJT9410 | MBRM110L | 220 F |
| NCP1450ASN50T1 | 5.0 V | CD54 | $10 \mu \mathrm{H}$ | MMJT9410 | MBRM110L | $220 \mu \mathrm{~F}$ |

An evaluation board of NCP1450A has been made in the small size of $89 \mathrm{~mm} \times 51 \mathrm{~mm}$. The artwork and the silk screen of the surface-mount evaluation board PCB are shown in Figures 71 and 72. Please contact your

ON Semiconductor representative for availability. The evaluation board schematic diagrams are shown in Figures 73 and 74.


Figure 71. NCP1450A PWM Step-up DC-DC Controller Evaluation Board Silkscreen


Figure 72. NCP1450A PWM Step-up DC-DC Controller Evaluation Board Artwork (Component Side)


Figure 73. NCP1450A Evaluation Board Schematic Diagram 1 (Step-up DC-DC Converter Using External MOSFET Switch)


Figure 74. NCP1450A Evaluation Board Schematic Diagram 2 (Step-up DC-DC Converter Using External Bipolar Transistor Switch)

## PCB Layout Hints

## Grounding

One point grounding should be used for the output power return ground, the input power return ground, and the device switch ground to reduce noise. In Figure 73, e.g.: C2 GND, C1 GND, and IC1 GND are connected at one point in the evaluation board. The input ground and output ground traces must be thick enough for current to flow through and for reducing ground bounce.

## Power Signal Traces

Low resistance conducting paths should be used for the power carrying traces to reduce power loss so as to improve efficiency (short and thick traces for connecting the inductor L can also reduce stray inductance), e.g.: short and thick traces listed below are used in the evaluation board:

1. Trace from TP1 to L1
2. Trace from L1 to anode pin of D1
3. Trace from cathode pin of D1 to TP3

## Output Capacitor

The output capacitor should be placed close to the output terminals to obtain better smoothing effect on the output ripple.

## Switching Noise Decoupling Capacitor

A $0.1 \mu \mathrm{~F}$ ceramic capacitor should be placed close to the OUT pin and GND pin of the NCP1450A to filter the switching spikes in the output voltage monitored by the OUT pin.

## PACKAGE DIMENSIONS

TSOP-5<br>SN SUFFIX<br>CASE 483-02<br>ISSUE E



NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
CONTROLLING DIMENSION: MILLIMETER
2. MAXIMUM LEAD THICKNESS INCLUDES

LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL.
4. A AND B DIMENSIONS DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.

|  | MILLIMETERS |  | INCHES |  |
| :---: | :---: | ---: | ---: | ---: |
| DIM | MIN | MAX | MIN | MAX |
| A | 2.90 | 3.10 | 0.1142 | 0.1220 |
| B | 1.30 | 1.70 | 0.0512 | 0.0669 |
| C | 0.90 | 1.10 | 0.0354 | 0.0433 |
| D | 0.25 | 0.50 | 0.0098 | 0.0197 |
| G | 0.85 | 1.05 | 0.0335 | 0.0413 |
| H | 0.013 | 0.100 | 0.0005 | 0.0040 |
| J | 0.10 | 0.26 | 0.0040 | 0.0102 |
| K | 0.20 | 0.60 | 0.0079 | 0.0236 |
| L | 1.25 | 1.55 | 0.0493 | 0.0610 |
| M | $0^{\circ}$ | $10^{\circ}$ | $0^{\circ}$ | $10^{\circ}$ |
| S | 2.50 | 3.00 | 0.0985 | 0.1181 |

## SOLDERING FOOTPRINT*


*For additional information on our $\mathrm{Pb}-$ Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and (ill are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA

Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada
Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada
Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

