# **ON Semiconductor**

# Is Now



To learn more about onsemi™, please visit our website at www.onsemi.com

onsemi and Onsemi. and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/ or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use onsemi products for any such unintended or unauthorized application,

# 150 mA, Wide Input Voltage Range, Low Dropout Regulator

The NCP4623 is a CMOS Linear Voltage Regulator designed for wide input voltage range. The maximum operating input voltage is up to 24 V with a minimum voltage starting from 2 V. The Chip Enable (CE) pin allows the device to lower standby current to 0.1 µA typ. The NCP4623 features many protections for any current or thermal sensitive devices with current fold–back protection, thermal shutdown protection, and peak and short current protection. This device is available in adjustable and fixed voltage output in 0.1 V steps. They are available in very thin XDFN6 1.6x1.6x0.4 mm in size and the very popular SOT23–5 and SOT89–5 packages. Please contact your local sales office for additional output voltage options.

#### **Features**

- Maximum Operating Input Voltage: 24 V
- Output Voltage Range: 2.5 V to 12.0 V (available in 0.1 V steps)

2.5 V to 24.0 V (adjustable version)

- Output Voltage Accuracy: ±2.0%
- Supply Current: 5 μA
- Stable with Ceramic Capacitors: 1 µF or more
- Current Fold Back Protection
- Peak and Short Current Protection
- Thermal Shutdown Protection
- Available in XDFN6 1.6 x 1.6 mm, SOT23-5, SOT89-5 Packages
- These are Pb-Free Devices

#### **Typical Applications**

- Battery-powered Equipment
- Networking and Communication Equipment
- Cameras, DVRs, STB and Camcorders
- Home Appliances



**Figure 1. Typical Application Schematics** 



#### ON Semiconductor™

#### www.onsemi.com



XDFN6 CASE 711AC







SOT-89 5 CASE 528AB





SOT-23-5 CASE 1212



XXX, XXXX = Specific Device Code

M, MM = Date Code ZZ = Lot Code

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 17 of this data sheet.



Figure 2. Simplified Schematic Block Diagram

### PIN FUNCTION DESCRIPTION

| Pin No.<br>XDFN<br>(Note 1) | Pin No.<br>SOT89-5 | Pin No.<br>SOT23 | Pin Name         | Description                                                                                  |
|-----------------------------|--------------------|------------------|------------------|----------------------------------------------------------------------------------------------|
| 3                           | 1                  | 1                | V <sub>OUT</sub> | Output pin                                                                                   |
| 6                           | 2                  | 2                | GND              | Ground                                                                                       |
| 4                           | 3                  | 5                | CE               | Chip enable pin (Active "H")                                                                 |
| 1                           | 5                  | 3                | V <sub>IN</sub>  | Input pin                                                                                    |
| 5                           | 4                  | 4                | NC/ADJ           | No connection (non ADJ versions) / Reference Voltage of Adjustable Output Pin (ADJ versions) |
| 2                           | _                  | -                | NC               | No connection                                                                                |

<sup>1.</sup> Tab is connected to GND. Tab should be connected to GND, but leaving it unconnected is also acceptable

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                    | Symbol             | Value             | Unit |
|-------------------------------------------|--------------------|-------------------|------|
| Input Voltage (Note 2)                    | V <sub>IN</sub>    | 26.0              | V    |
| Output Voltage                            | V <sub>OUT</sub>   | -0.3 to Vin + 0.3 | V    |
| Chip Enable Input                         | V <sub>CE</sub>    | -0.3 to Vin + 0.3 | V    |
| Reference Input Voltage                   | $V_{ADJ}$          | -0.3 to VIN + 0.3 | V    |
| Output Current                            | I <sub>OUT</sub>   | 250               | mA   |
| Power Dissipation XDFN6–1616              |                    | 640               |      |
| Power Dissipation SOT89–5                 | P <sub>D</sub>     | 900               | mW   |
| Power Dissipation SOT23–5                 |                    | 420               |      |
| Junction Temperature                      | T <sub>J</sub>     | -40 to 150        | °C   |
| Operation Temperature                     | T <sub>A</sub>     | -40 to 85         | °C   |
| Storage Temperature                       |                    | -55 to 125        | °C   |
| ESD Capability, Human Body Model (Note 3) | ESD <sub>HBM</sub> | 2000              | V    |
| ESD Capability, Machine Model (Note 3)    | ESD <sub>MM</sub>  | 200               | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 2. Refer to ELECTRICAL CHARACTERISTIS and APPLICATION INFORMATION for Safe Operating Area.
- This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (EIA/JESD22-A114) ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

  - Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

Latchup Current Maximum Rating tested per JEDEC standard: JESD78.

#### THERMAL CHARACTERISTICS

| Rating                                                               | Symbol         | Value | Unit |
|----------------------------------------------------------------------|----------------|-------|------|
| Thermal Characteristics, XDFN6 Thermal Resistance, Junction–to–Air   | $R_{	heta JA}$ | 156   | °C/W |
| Thermal Characteristics, SOT23–5 Thermal Resistance, Junction–to–Air |                | 238   | °C/W |
| Thermal Characteristics, SOT89–5 Thermal Resistance, Junction–to–Air |                | 111   | °C/W |

# **ELECTRICAL CHARACTERISTICS** NCP4623Hxxxx, $C_{IN}$ = $C_{OUT}$ = 0.1 $\mu$ F, $T_A$ = +25°C

| Parameter                        | Test Co                                                                   | Symbol                                                                                                                  | Min                 | Тур   | Max  | Unit  |        |
|----------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------|-------|------|-------|--------|
| Operating Input Voltage          |                                                                           |                                                                                                                         | V <sub>IN</sub>     | 2     |      | 24    | V      |
| Output Voltage                   | V <sub>IN</sub> = V <sub>OUT(NOM)</sub> + 2.0 V, I <sub>OUT</sub> = 20 mA |                                                                                                                         | V <sub>OUT</sub>    | x0.98 |      | x1.02 | V      |
| Output Voltage Temp. Coefficient | $V_{IN} = V_{OUT(NOM)} + 2$ $-40^{\circ}C \le T$                          | $I_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}, I_{OUT} = 20 \text{ mA}, -40^{\circ}\text{C} \le T_{A} \le 105^{\circ}\text{C}$ |                     |       | ±100 |       | ppm/°C |
| Line Regulation                  | $V_{OUT(NOM)} + 1 V \le V_{IN}$                                           | $V_{OUT(NOM)}$ + 1 V $\leq$ V <sub>IN</sub> $\leq$ 24 V, I <sub>OUT</sub> = 20 mA                                       |                     |       | 0.05 | 0.20  | %/V    |
| Load Regulation                  | $V_{IN} = V_{OUT(NOM)} +$                                                 | 2.5 V ≤ V <sub>OUT</sub> ≤ 3.0 V                                                                                        | Load <sub>Reg</sub> |       | 20   | 50    |        |
|                                  | 2.0 V, IOUT = 1 mÅ to<br>40 mA                                            | 3.1 V ≤ V <sub>OUT</sub> ≤ 5.0 V                                                                                        |                     |       | 30   | 75    | mV     |
|                                  |                                                                           | 5.1 V ≤ V <sub>OUT</sub> ≤ 12.0 V                                                                                       |                     |       | 40   | 115   |        |
|                                  | I <sub>OUT</sub> = 20 mA                                                  | 2.5 V ≤ V <sub>OUT</sub> ≤ 7.0 V                                                                                        | $V_{DO}$            |       | 0.20 | 0.40  | V      |
| Dropout Voltage                  |                                                                           | 7.1 V ≤ V <sub>OUT</sub> ≤ 10.0 V                                                                                       |                     |       | 0.25 | 0.50  |        |
|                                  |                                                                           | 10.1 V ≤ V <sub>OUT</sub> ≤ 12.0 V                                                                                      |                     |       | 0.30 | 0.55  |        |
| Output Current                   | V <sub>IN</sub> = V <sub>OUT(NOM)</sub> +                                 | 2.5 V ≤ V <sub>OUT</sub> ≤ 2.9 V                                                                                        | I <sub>OUT</sub>    | 140   |      |       | mA     |
|                                  | 2.0 V                                                                     | 3.0 V ≤ V <sub>OUT</sub> ≤ 12.0 V                                                                                       |                     | 150   |      |       |        |

# **ELECTRICAL CHARACTERISTICS** NCP4623Hxxxx, $C_{IN}$ = $C_{OUT}$ = 0.1 $\mu$ F, $T_A$ = +25°C

| Parameter                               | Test Conditions                                                                                           | Symbol           | Min | Тур | Max             | Unit          |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----------------|---------------|
| Short Current Limit                     | V <sub>OUT</sub> = 0 V                                                                                    | I <sub>SC</sub>  |     | 45  |                 | mA            |
| Quiescent Current                       | $V_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}, V_{CE} = V_{IN}$                                                  | IQ               |     | 5   | 10              | μΑ            |
| Standby Current                         | $V_{IN} = 24 \text{ V}, V_{CE} = 0 \text{ V}$                                                             | I <sub>STB</sub> |     | 0.1 | 1.0             | μΑ            |
| CE Pin Threshold Voltage                | CE Input Voltage "H"                                                                                      | V <sub>CEH</sub> | 2.1 |     | V <sub>IN</sub> | V             |
|                                         | CE Input Voltage "L"                                                                                      | V <sub>CEL</sub> | 0   |     | 0.3             |               |
| Power Supply Rejection Ratio            | $V_{OUT} = 3.3 V$ V, $V_{IN} = 5.3$ V, $\Delta V_{IN} = 0.2$ $V_{pk-pk}$ , $I_{OUT} = 30$ mA, $f = 1$ kHz | PSRR             |     | 35  |                 | dB            |
| Output Noise Voltage                    | f = 10 Hz to 100 kHz, $V_{OUT}$ = 3.3 V, $V_{IN}$ = 5.3 V, $I_{OUT}$ = 30 mA                              | V <sub>N</sub>   |     | 90  |                 | $\mu V_{rms}$ |
| Thermal Shutdown Temperature            |                                                                                                           | T <sub>SD</sub>  |     | 150 |                 | °C            |
| Thermal Shutdown Release<br>Temperature |                                                                                                           | T <sub>SR</sub>  |     | 125 |                 | °C            |

# $\textbf{ELECTRICAL CHARACTERISTICS} \text{ NCP4623HxxxADJ}, \text{ $V_{ADJ} = V_{OUT}$, $C_{IN} = C_{OUT} = 0.1$ $\mu$F, $T_{A} = +25^{\circ}C$ }$

| Parameter                               | Test Conditions                                                                                                                         | Symbol                        | Min  | Тур  | Max      | Unit          |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|----------|---------------|
| Operating Input Voltage                 |                                                                                                                                         | V <sub>IN</sub>               | 2    |      | 24       | V             |
| Output Voltage                          | $V_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}, I_{OUT} = 20 \text{ mA}$                                                                        | V <sub>OUT</sub>              | 2.45 | 2.50 | 2.55     | V             |
| Output Voltage Temp. Coefficient        | $V_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}, I_{OUT} = 20 \text{ mA}, \\ -40^{\circ}\text{C} \le T_{A} \le 105^{\circ}\text{C}$              | $\Delta V_{OUT}/\Delta T_{A}$ |      | ±100 |          | ppm/°C        |
| Line Regulation                         | $V_{OUT(NOM)} + 1 V \le V_{IN} \le 24 V, I_{OUT} = 20 mA$                                                                               | Line <sub>Reg</sub>           |      | 0.05 | 0.20     | %/V           |
| Load Regulation                         | $V_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}$ , Iout = 1 mA to 40 mA                                                                          | Load <sub>Reg</sub>           |      | 20   | 50       | mV            |
| Dropout Voltage                         | I <sub>OUT</sub> = 20 mA                                                                                                                | $V_{DO}$                      |      | 0.20 | 0.40     | V             |
| Output Current                          | $V_{IN} = V_{OUT(NOM)} + 2.0 V$                                                                                                         | l <sub>OUT</sub>              | 140  |      |          | mA            |
| Short Current Limit                     | V <sub>OUT</sub> = 0 V                                                                                                                  | I <sub>SC</sub>               |      | 45   |          | mA            |
| 3 Quiescent Current                     | $V_{IN} = V_{OUT(NOM)} + 2.0 \text{ V}, V_{CE} = V_{IN}$                                                                                | IQ                            |      | 5    | 10       | μΑ            |
| Standby Current                         | V <sub>IN</sub> = 24 V, V <sub>CE</sub> = 0 V                                                                                           | I <sub>STB</sub>              |      | 0.1  | 1.0      | μΑ            |
| CE Pin Threshold Voltage                | CE Input Voltage "H"                                                                                                                    | $V_{CEH}$                     | 2.1  |      | $V_{IN}$ | V             |
|                                         | CE Input Voltage "L"                                                                                                                    | $V_{CEL}$                     | 0    |      | 0.3      | 1             |
| Power Supply Rejection Ratio            | $V_{IN} = 4.5 \text{ V}, V_{OUT} = 2.5 \text{ V}, \Delta V_{IN} = 0.2 \text{ V}_{pk-pk}, \\ I_{OUT} = 30 \text{ mA, f} = 1 \text{ kHz}$ | PSRR                          |      | 40   |          | dB            |
| Output Noise Voltage                    | f = 10 Hz to 100 kHz, $V_{OUT}$ = 2.5 V, $V_{IN}$ = 4.5 V, $I_{OUT}$ = 30 mA                                                            | V <sub>N</sub>                |      | 80   |          | $\mu V_{rms}$ |
| Thermal Shutdown Temperature            |                                                                                                                                         | T <sub>SD</sub>               |      | 150  |          | °C            |
| Thermal Shutdown Release<br>Temperature |                                                                                                                                         | T <sub>SR</sub>               |      | 125  |          | °C            |

#### **TYPICAL CHARACTERISTICS**



Figure 7. Output Voltage vs. Output Current

12.0 V Version (T<sub>J</sub> = 25°C)

I<sub>OUT</sub>, OUTPUT CURRENT (mA)

Figure 8. Output Voltage vs. Output Current

12.0 V Version V<sub>IN</sub> = 14.0 V

#### TYPICAL CHARACTERISTICS





Figure 11. Dropout Voltage vs. Output Current 12.0 V Version



T<sub>J</sub>, JUNCTION TEMPERATURE (°C) Figure 13. Output Voltage vs. Temperature, 5.0 V Version, V<sub>IN</sub> = 7.0 V, I<sub>OUT</sub> = 20 mA

Figure 14. Output Voltage vs. Temperature, 12.0 V Version, V<sub>IN</sub> = 14.0 V, I<sub>OUT</sub> = 20 mA

Figure 12. Output Voltage vs. Temperature,

5.05

5.04

€<sub>5.03</sub>

54.97

4.96

4.95

-40

-20



Figure 15. Supply Current vs. Input Voltage, 3.3 V Version



Figure 16. Supply Current vs. Input Voltage, 5.0 V Version



Figure 17. Supply Current vs. Input Voltage, 12.0 V Version



Figure 18. Supply Current vs. Temperature, 3.3 V Version, V<sub>IN</sub> = 5.3 V



Figure 19. Supply Current vs. Temperature, 5.0 V Version,  $V_{IN} = 7.0 \text{ V}$ 



Figure 20. Supply Current vs. Temperature, 12.0 V Version,  $V_{\rm IN}$  = 14.0 V



Figure 21. Output Voltage vs. Input Voltage, 3.3 V Version



Figure 22. Output Voltage vs. Input Voltage, 5.0 V Version



Figure 23. Output Voltage vs. Input Voltage, 12.0 V Version



Figure 24. PSRR, 3.3 V Version, V<sub>IN</sub> = 6.3 V



Figure 25. PSRR, 5.0 V Version,  $V_{IN} = 8.0 \text{ V}$ 



Figure 26. PSRR, 12.0 V Version,  $V_{IN} = 15.0 \text{ V}$ 



Figure 27. Output Voltage Noise, 3.3 V Version,  $V_{\text{IN}} = 5.3 \text{ V}, I_{\text{OUT}} = 30 \text{ mA}$ 



Figure 28. Output Voltage Noise, 5.0 V Version,  $V_{IN} = 7.0 \text{ V}$ ,  $I_{OUT} = 30 \text{ mA}$ 



Figure 29. Output Voltage Noise, 12.0 V Version,  $V_{\text{IN}}$  = 14.0 V,  $I_{\text{OUT}}$  = 30 mA



Figure 30. Line Transients, 2.5 V Version,  $t_R$  =  $t_F$  = 5  $\mu s$ ,  $l_{OUT}$  = 30 mA



Figure 31. Line Transients, 3.3 V Version,  $t_R = t_F = 5 \mu s$ ,  $l_{OUT} = 30 \text{ mA}$ 



Figure 32. Line Transients, 5.0 V Version,  $t_R$  =  $t_F$  = 5  $\mu$ s,  $l_{OUT}$  = 30 mA



Figure 33. Line Transients, 12.0 V Version,  $t_R = t_F = 5~\mu s,~l_{OUT} = 30~mA$ 



Load Transients, 2.5 V Version,  $I_{OUT}$  = 1 - 30 mA,  $t_R$  =  $t_F$  = 50  $\mu$ s,  $V_{IN}$  = 4.5 V



Figure 34 - Load Transients, 3.3 V Version,  $I_{OUT}$  = 1 - 30 mA,  $t_R$  =  $t_F$  = 50  $\mu s, \, V_{IN}$  = 5.3 V



Figure 35. Load Transients, 5.0 V Version,  $I_{OUT}$  = 1 – 30 mA,  $t_R$  =  $t_F$  = 50  $\mu$ s,  $V_{IN}$  = 7.0 V



Figure 36. Load Transients, 12.0 V Version,  $I_{OUT}$  = 1 – 30 mA,  $t_R$  =  $t_F$  = 50  $\mu$ s,  $V_{IN}$  = 14.0 V



Figure 37. Load Transients, 2.5 V Version,  $I_{OUT}$  = 1 - 100 mA,  $t_R$  =  $t_F$  = 50  $\mu s, \, V_{IN}$  = 4.5 V



Figure 38. Load Transients, 3.3 V Version,  $I_{OUT}$  = 1 – 100 mA,  $t_R$  =  $t_F$  = 50  $\mu$ s,  $V_{IN}$  = 5.3 V



Figure 39. Load Transients, 5.0 V Version,  $I_{OUT}$  = 1 - 100 mA,  $t_R$  =  $t_F$  = 50  $\mu s, \, V_{IN}$  = 7.0 V



Figure 40. Load Transients, 12.0 V Version,  $I_{OUT}$  = 1 – 100 mA,  $t_R$  =  $t_F$  = 50  $\mu$ s,  $V_{IN}$  = 14.0 V



Figure 41. Start-up, 2.5 V Version, V<sub>IN</sub> = 4.5 V



Figure 42. Start-up, 3.3 V Version,  $V_{IN} = 5.3 \text{ V}$ 



Figure 43. Start-up, 5.0 V Version, V<sub>IN</sub> = 7.0 V



Figure 45. Start-up, 12.0 V Version,  $V_{IN}$  = 14.0 V



Figure 44. Shutdown, 2.5 V Version,  $V_{IN} = 4.5 \text{ V}$ 



Figure 46. Shutdown, 3.3 V Version,  $V_{IN} = 5.3 \text{ V}$ 



Figure 47. Shutdown, 5.0 V Version,  $V_{IN} = 7.0 \text{ V}$ 



Figure 48. Shutdown, 12.0 V Version,  $V_{\text{IN}}$  = 14.0 V

#### APPLICATION INFORMATION

A typical application circuits for NCP4623 series is shown in Figure 49.



Figure 49. Typical Application Schematics

#### Input Decoupling Capacitor (C1)

A  $0.1~\mu F$  ceramic input decoupling capacitor should be connected as close as possible to the input and ground pin of the NCP4623. Higher values and lower ESR improves line transient response.

## **Output Decoupling Capacitor (C2)**

Recommended values of the ceramic output decoupling capacitor is in the range from  $0.1~\mu F$  to  $2.2~\mu F$ . Stable operation of the regulator should be achieved within this range. If a tantalum capacitor is used, and its ESR is high, loop oscillation may result. The capacitors should be connected as close as possible to the output and ground pins. Larger values and lower ESR improves dynamic parameters.

#### **Output Voltage Setting (ADJ version)**

The output voltage of the adjustable regulator may be set for any output voltage from its voltage reference (2.5 V) up to  $V_{IN}$  voltage by an external voltage divider connected between VOUT and GND pins with its center connected to the ADJ pin. The voltage divider is loaded by current into ADJ pin that is typically around 200 nA. This current may cause an error in  $V_{OUT}$ , therefore it is good to choose values

of voltage divider low enough to achieve cross current around 2  $\mu A$  to eliminate error. Output voltage can be computed from the equation:

$$V_{OUT} = 2.5 \left(1 + \frac{R1}{R2}\right) + R1 \cdot I_{ADJ}$$
 (eq. 1)

#### **Enable Operation**

The enable pin CE may be used for turning the regulator on and off. The IC is switched on when a high level voltage is applied to the CE pin. Do not leave the CE pin unconnected or between VCEH and VCEL voltage levels as this may leave the output voltage unstable or cause indefinite and unexpected currents flows internally.

#### **Current Limit**

This regulator includes a fold—back type current limit circuit. This type of protection doesn't limit output current up to specified current capability in normal operation, but when an over current occurs, output voltage and current decrease until the over current condition ends. Typical characteristics of this protection type can be observed in the Output Voltage vs. Output Current graphs shown in the typical characteristics section of this datasheet.

#### **Thermal**

As power across the IC increase, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material, and also the ambient temperature affect the rate of temperature increase for the part. When the device has good thermal conductivity through the PCB the junction temperature will be relatively low in high power dissipation applications.

The IC includes internal thermal shutdown circuit that stops operation of regulator, if junction temperature is higher than 150°C. After that, when junction temperature decreases below 125°C, the operation of voltage regulator will resume. During high power dissipation condition, the regulator shuts down and resumes repeatedly protecting itself from overheating.

#### **PCB** layout

Make the  $V_{IN}$  and GND line as large as practical. If their impedance is high, noise pickup or unstable operation may result. Connect capacitors C1 and C2 as close as possible to the IC, and make wiring as short as possible.

### **ORDERING INFORMATION**

| Device           | Nominal Output<br>Voltage | Description | Marking | Package                 | Shipping <sup>†</sup> |  |  |
|------------------|---------------------------|-------------|---------|-------------------------|-----------------------|--|--|
| NCP4623HSNADJT1G | Adjustable                | Enable high | J24     |                         |                       |  |  |
| NCP4623HSN050T1G | 5.0 V                     | Enable high | J50     | SOT23-5                 | 3000 / Tape & Reel    |  |  |
| NCP4623HSN100T1G | 10.0 V                    | Enable high | J00     | (Pb-Free)               | 3000 / Tape & Reel    |  |  |
| NCP4623HSN120T1G | 12.0 V                    | Enable high | J20     |                         |                       |  |  |
| NCP4623HMXADJTCG | Adjustable                | Enable high | BQ24    |                         |                       |  |  |
| NCP4623HMX025TCG | 2.5 V                     | Enable high | BQ25    |                         |                       |  |  |
| NCP4623HMX033TCG | 3.3 V                     | Enable high | BQ33    | ]                       |                       |  |  |
| NCP4623HMX045TCG | 4.5 V                     | Enable high | BQ45    | XDFN1616-6<br>(Pb-Free) | 5000 / Tape & Reel    |  |  |
| NCP4623HMX048TCG | 4.8 V                     | Enable high | BQ48    | (1 2 1 1 2 2)           |                       |  |  |
| NCP4623HMX050TCG | 5.0 V                     | Enable high | BQ50    |                         |                       |  |  |
| NCP4623HMX080TCG | 8.0 V                     | Enable high | BQ80    |                         |                       |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.
\*To order other package and voltage variants, please contact your ON Semiconductor sales representative.

## **PACKAGE DIMENSIONS**

#### XDFN6 1.6x1.6, 0.5P CASE 711AC ISSUE O



2X L1

е

**BOTTOM VIEW** 



 $| \oplus | 0.05 \, \mathbb{M} | \, \mathbb{C} | \, \mathbb{A} | \, \mathbb{B}$ 

⊕ 0.05 M C A B

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   |             | 0.40 |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |
| b   | 0.15        | 0.25 |  |  |  |  |
| D   | 1.60 BSC    |      |  |  |  |  |
| D2  | 1.25        | 1.35 |  |  |  |  |
| Е   | 1.60        | BSC  |  |  |  |  |
| E2  | 0.65        | 0.75 |  |  |  |  |
| E3  | 0.15 REF    |      |  |  |  |  |
| е   | 0.50 BSC    |      |  |  |  |  |
| L   | 0.15        | 0.25 |  |  |  |  |
| L1  | 0.05 BSC    |      |  |  |  |  |

#### **RECOMMENDED MOUNTING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## **PACKAGE DIMENSIONS**

# **SOT-89, 5 LEAD**

CASE 528AB ISSUE O





- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. LEAD THICKNESS INCLUDES LEAD FINISH.
  4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS.
  5. DIMENSIONS L, L2, L3, L4, L5, AND H ARE MEASURED AT DATUM PLANE C.

|     | MILLIMETERS |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 1.40        | 1.60 |  |  |  |  |
| b   | 0.32        | 0.52 |  |  |  |  |
| b1  | 0.37        | 0.57 |  |  |  |  |
| С   | 0.30        | 0.50 |  |  |  |  |
| D   | 4.40        | 4.60 |  |  |  |  |
| D2  | 1.40        | 1.80 |  |  |  |  |
| Е   | 2.40        | 2.60 |  |  |  |  |
| е   | 1.40        | 1.60 |  |  |  |  |
| Н   | 4.25        | 4.45 |  |  |  |  |
| Г   | 1.10        | 1.50 |  |  |  |  |
| L2  | 0.80        | 1.20 |  |  |  |  |
| L3  | 0.95        | 1.35 |  |  |  |  |
| L4  | 0.65        | 1.05 |  |  |  |  |
| L5  | 0.20        | 0.60 |  |  |  |  |



#### **RECOMMENDED MOUNTING FOOTPRINT\***



**DIMENSIONS: MILLIMETERS** 

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### PACKAGE DIMENSIONS

#### SOT-23 5-LEAD CASE 1212 ISSUE A



# RECOMMENDED SOLDERING FOOTPRINT\*



DIMENSIONS: MILLIMETERS

\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### NOTES

- DIMENSIONING AND TOLERANCING PER
   ASME V14 5M, 1994
- 2. CONTROLLING DIMENSIONS: MILLIMETERS.
- 3. DATUM C IS THE SEATING PLANE.

|     | MILLIMETERS |          |  |  |  |  |
|-----|-------------|----------|--|--|--|--|
| DIM | MIN         | MAX      |  |  |  |  |
| Α   |             | 1.45     |  |  |  |  |
| A1  | 0.00        | 0.10     |  |  |  |  |
| A2  | 1.00        | 1.30     |  |  |  |  |
| b   | 0.30        | 0.50     |  |  |  |  |
| C   | 0.10        | 0.25     |  |  |  |  |
| D   | 2.70        | 3.10     |  |  |  |  |
| Е   | 2.50        | 3.10     |  |  |  |  |
| E1  | 1.50        | 1.80     |  |  |  |  |
| е   | 0.95        | 0.95 BSC |  |  |  |  |
| L   | 0.20        |          |  |  |  |  |
| L1  | 0.45        | 0.75     |  |  |  |  |

ON Semiconductor and the are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding t

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative