# 2 A - 2.1 MHz High Efficiency Low Voltage Step-Down Converter

The NCV894630 step-down dc-dc converter is a monolithic integrated circuit dedicated to automotive driver information systems from a downstream voltage rail. The output voltage is externally adjustable from 0.9 V to 3.3 V and can source up to 2 A. The converter is running at a 2.1 MHz switching frequency, above the sensitive AM band. The NCV894630 provides additional features expected in automotive power systems such as integrated soft-start, hiccup mode current limit and thermal shutdown protection. The device can also be synchronized to an external clock signal in the range of 2.1 MHz. The NCV894630 is available in the same 3x3 mm 10-pin DFN package as the dual NCV896530, with compatible pin-out.

#### **Features**

- Synchronous Rectification for Higher Efficiency
- 2.1 MHz Switching Frequency
- Sources up to 2 A
- Adjustable Output Voltage from 0.9 V to 3.3 V
- 2.7 V to 5.5 V Input Voltage Range
- Thermal Limit and Short Circuit Protection
- Auto Synchronizes with an External Clock
- Wettable Flanks DFN
- Negative Current Limit for Low Side MOSFET to Prevent Inductor Current Recirculating
- NCV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### **Typical Applications**

- Audio
- Infotainment
- Safety Vision System
- Instrumentation



## ON Semiconductor®

www.onsemi.com



#### DFN10 CASE 485C

# MARKING DIAGRAM

NCV89 4630 ALYW

NCV89

4630 = Specific Device Code A = Assembly Location

L = Wafer Lot
Y = Year
W = Work Week
Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| NCV894630MWTXG | DFN10<br>(Pb-Free) | 3000/Tape &<br>Reel   |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.



Figure 1. NCV894630 Typical Application

## **BLOCK DIAGRAM**



Figure 2. Simplified Block Diagram

## **PIN FUNCTION DESCRIPTION**

| Pin  | Pin Name | Туре                     | Description                                                                                                                                                                                                                                                                               |
|------|----------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | FB       | Analog Input             | Feedback voltage. This is the input to the error amplifier.                                                                                                                                                                                                                               |
| 2    | EN       | Digital Input            | Enable. This pin is active HIGH (equal or lower Analog Input voltage) and is turned off by logic LOW. Do not let this pin float.                                                                                                                                                          |
| 3    | SYNC     | Digital Input            | Oscillator Synchronization. This pin can be synchronized to an external clock in the range of 2.1 MHz. If not used, the pin must be connected to ground.                                                                                                                                  |
| 4    | VIN      | Analog / Power<br>Input  | Power supply input for the PFET power stage, analog and digital blocks. The pin must be decoupled to ground by a 10 $\mu\text{F}$ ceramic capacitor.                                                                                                                                      |
| 5    | SW       | Power Output             | Connection from power MOSFETs of output to the Inductor.                                                                                                                                                                                                                                  |
| 6    | NC       | -                        | -                                                                                                                                                                                                                                                                                         |
| 7    | GND      | Analog / Power<br>Ground | This pin is the GROUND reference for the analog section of the IC. The pin must be connected to the system ground. Both pins must be connected together on PCB.                                                                                                                           |
| 8    | POR      | Digital Output           | Power On Reset. This is an open drain output. This output is shutting down when the output voltage is less than 90% (typ) of their nominal values. An external pull–up resistor should be connected between POR and $V_{\text{IN}}$ or $V_{\text{OUT}}$ depending on the supplied device. |
| 9    | NC       | _                        | -                                                                                                                                                                                                                                                                                         |
| 10   | GND      | Analog Ground            | Connect to Ground                                                                                                                                                                                                                                                                         |
| EPAD | EPAD     | Exposed Pad              | Connected to GND potential.                                                                                                                                                                                                                                                               |

## **ABSOLUTE MAXIMUM RATINGS**

(Refer to ELECTRICAL CHARACTERISTICS and APPLICATION INFORMATION for Safe Operating Area.)

| Rating                                   |                   | Min  | Max                               | Unit |
|------------------------------------------|-------------------|------|-----------------------------------|------|
| Input Voltage                            | V <sub>in</sub>   | -0.3 | 6.0                               | V    |
| SW Voltage                               | $V_{SW}$          | -0.3 | 6 V (or V <sub>in</sub> + 0.3 V)* | V    |
| Enable Input Voltage                     | $V_{EN}$          | -0.3 | 6 V (or V <sub>in</sub> + 0.3 V)* | V    |
| Feedback Input Voltage                   | $V_{FB}$          | -0.3 | 6 V (or V <sub>in</sub> + 0.3 V)* | V    |
| Oscillator Synchronization Input Voltage | V <sub>SYNC</sub> | -0.3 | 6 V                               | V    |
| Power On Reset Voltage                   | V <sub>POR</sub>  | -0.3 | 6 V (or V <sub>in</sub> + 0.3 V)* | V    |
| Junction Temperature                     | TJ                | -40  | 150                               | °C   |
| Storage Temperature                      | T <sub>STG</sub>  | -55  | 150                               | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*Whichever is lower.

## **ESD CAPABILITY** (Note 1)

| Rating                           | Symbol             | Min  | Max | Unit |
|----------------------------------|--------------------|------|-----|------|
| ESD Capability, Human Body Model | ESD <sub>HBM</sub> | -2   | 2   | kV   |
| ESD Capability, Machine Model    | ESD <sub>MM</sub>  | -200 | 200 | V    |

This device series incorporates ESD portection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (JS-001-2010)

# LEAD SOLDERING TEMPERATURE AND MSL (Note 2)

| Rating                                                                | Symbol           | Min | Max      | Unit    |
|-----------------------------------------------------------------------|------------------|-----|----------|---------|
| Moisture Sensitivity Level                                            | MSL              | 3   |          | per IPC |
| Lead Temperature Soldering Reflow (SMD Styles Only), Pb–Free Versions | T <sub>SLD</sub> | -   | 265 peak | °C      |

<sup>2.</sup> For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## THERMAL CHARACTERISTICS

| Rating                                                                      | Symbol          | Value | Unit |
|-----------------------------------------------------------------------------|-----------------|-------|------|
| Thermal Characteristics, DFN10 (Note 3) Thermal Resistance, Junction-to-Air | $R_{\theta JA}$ | 40    | °C/W |

3. Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate.

ESD Machine Model tested per AEC-Q100-003 (EIA/JESD22-A115)

## **ELECTRICAL CHARACTERISTICS**

 $(2.7 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V})$ , Min and Max values are valid for the temperature range  $-40^{\circ}\text{C} \le T_{\text{J}} \le +150^{\circ}\text{C}$  unless noted otherwise, and are guaranteed by test, design or statistical correlation. Typical values are referenced to  $T_{\text{A}} = +25^{\circ}\text{C}$ )

| Rating                                              | Conditions                                                                                                                           | Symbol                                     | Min              | Тур    | Max              | Unit  |
|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------|--------|------------------|-------|
| INPUT VOLTAGE                                       |                                                                                                                                      |                                            | •                | •      | •                | •     |
| Quiescent Current                                   | $\begin{aligned} \text{SYNC} &= \text{GND, V}_{\text{FB}} = 0 \text{ V, EN} = 2 \text{ V,} \\ & \text{(No Switching)} \end{aligned}$ | Iq                                         | _                | 1.0    | 2.0              | mA    |
| Shutdown Current                                    | EN = 0 V                                                                                                                             | I <sub>OFF</sub>                           | -                | _      | 10               | μΑ    |
| Under Voltage Lockout                               | V <sub>IN</sub> falling                                                                                                              | $V_{UVLO}$                                 | 2.2              | 2.4    | 2.6              | V     |
| Under Voltage Hysteresis                            |                                                                                                                                      | V <sub>UVLOH</sub>                         | -                | 100    | 150              | mV    |
| SYNC                                                |                                                                                                                                      |                                            |                  |        |                  |       |
| SYNC Threshold Voltage<br>Logic Low<br>Logic High   |                                                                                                                                      | V <sub>ILSYNC</sub><br>V <sub>IHSYNC</sub> | -<br>1.2         | _<br>_ | 0.4              | V     |
| SYNC Input Current                                  | V <sub>SYNC</sub> = 5 V                                                                                                              | I <sub>SYNC</sub>                          | 2.0              | _      | 50               | μΑ    |
| External Synchronization                            |                                                                                                                                      | f <sub>SYNC</sub>                          | 1.8              | _      | 2.7              | MHz   |
| SYNC Pulse Duty Ratio                               |                                                                                                                                      | D <sub>SYNC</sub>                          | -                | 50     | -                | %     |
| ENABLE                                              |                                                                                                                                      |                                            |                  |        |                  |       |
| Enable Threshold Voltage<br>Logic Low<br>Logic High |                                                                                                                                      | V <sub>ILEN</sub><br>V <sub>IHEN</sub>     | _<br>1.2         | -<br>- | 0.4              | V     |
| Enable Input Current                                | V <sub>EN</sub> = 5 V                                                                                                                | I <sub>EN</sub>                            | 2                | -      | 50               | μΑ    |
| POWER ON RESET                                      |                                                                                                                                      |                                            |                  |        |                  |       |
| Power On Reset Threshold                            | V <sub>OUT</sub> falling                                                                                                             | V <sub>PORT</sub>                          | 87               | 90     | 93               | %Vout |
| Power On Reset Hysteresis                           |                                                                                                                                      | $V_{PORH}$                                 | -                | -      | 3.0              | %Vout |
| POR Sink Current                                    | V <sub>POR</sub> = 0.4 V                                                                                                             | I <sub>POR</sub>                           | 2.0              | -      | -                | mA    |
| FEEDBACK VOLTAGE                                    |                                                                                                                                      |                                            |                  |        |                  |       |
| Feedback Voltage<br>(Accuracy %)                    | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$                                                                        | V <sub>FB</sub>                            | 0.591<br>(-1.5%) | 0.6    | 0.609<br>(+1.5%) | V     |
| Soft-Start Time                                     | Time from EN to 90% of $V_{FB}$                                                                                                      | t <sub>SS</sub>                            | 1700             | 2000   | 3200             | μs    |
| SWITCHING FREQUENCY                                 |                                                                                                                                      |                                            |                  |        |                  |       |
| Switching Frequency                                 |                                                                                                                                      | F <sub>SW</sub>                            | 1.8              | 2.1    | 2.4              | MHz   |
| Duty Cycle                                          |                                                                                                                                      | D                                          | _                | -      | 100              | %     |
| Minimum On Time                                     |                                                                                                                                      | T <sub>ONmin</sub>                         | -                | -      | 80               | ns    |
| POWER SWITCHES                                      |                                                                                                                                      |                                            |                  |        |                  |       |
| High-Side MOSFET On-Resistance                      | $I_{RDS(on)} = 0.6 \text{ A}, V_{IN} = 5 \text{ V},$<br>$T_J = 25^{\circ}\text{C}$                                                   | R <sub>DS(on)H</sub>                       | _                | 300    | 550              | mΩ    |
| Low-Side MOSFET On-Resistance                       | $I_{RDS(on)} = 0.6 \text{ A}, V_{IN} = 5 \text{ V},$ $T_{J} = 25^{\circ}\text{C}$                                                    | R <sub>DS(on)L</sub>                       | _                | 300    | 550              | mΩ    |
| High-Side MOSFET Leakage Current                    | $V_{IN} = 5 \text{ V}, V_{SW} = 0 \text{ V}, V_{EN} = 0 \text{ V}$                                                                   | I <sub>DS(off)H</sub>                      | _                | -      | 5.0              | μΑ    |
| Low-Side MOSFET Leakage Current                     | $V_{SW} = 5 \text{ V}, V_{EN} = 0 \text{ V}$                                                                                         | I <sub>DS(off)L</sub>                      | -                | -      | 5.0              | μΑ    |
| CURRENT LIMIT PROTECTION                            |                                                                                                                                      |                                            |                  |        |                  |       |
| Current Limit                                       | Peak Inductor Current<br>(100% duty cycle)                                                                                           | I <sub>PK</sub>                            | 3.0              | -      | 4.0              | Α     |
| Negative Current Limit                              |                                                                                                                                      | I <sub>NPK</sub>                           | -                | 200    | -                | mA    |
| THERMAL SHUTDOWN                                    |                                                                                                                                      |                                            |                  |        |                  |       |
| Thermal Shutdown Temperature                        | Guaranteed by Design                                                                                                                 | T <sub>SD</sub>                            | 150              | 170    | 190              | °C    |
| Thermal Shutdown Hysteresis                         | Guaranteed by Design                                                                                                                 | T <sub>SH</sub>                            | 5.0              | _      | 20               | °C    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

## TYPICAL CHARACTERISTICS



T<sub>J</sub> = 25°C

T<sub>J</sub> = 25°C

T<sub>J</sub> = 25°C

V<sub>SYNC</sub>, SYNC VOLTAGE (V)

Figure 3. Switching Frequency vs. Input

Figure 4. Sync Pulldown Current vs. Sync





Figure 5. Enable Pulldown Current vs. Enable

Figure 6. Standby Current vs. Input Voltage





Figure 7. Current Limit vs. Temperature

Figure 8. Reference Voltage vs. Temperature

## **TYPICAL CHARACTERISTICS**



Figure 9. Enable Pulldown Current vs. Temperature

Figure 10. Sync Pulldown Current vs. Temperature



Figure 11. Switching Frequency vs.
Temperature

#### APPLICATION INFORMATION

## **PWM Operating Mode**

The output voltage of the device is regulated by modulating the on–time pulse width of the main switch PMOS at a fixed 2.1 MHz frequency (Figure 2).

The switching of the PMOS is controlled by a flip-flop driven by the internal oscillator and a comparator that compares the error signal from an error amplifier with the sum of the sensed current signal and compensation ramp.

The driver switches ON and OFF the upper side transistor and switches the lower side transistor in either ON state or in current source mode.

At the beginning of each cycle, the main switch is turned ON by the rising edge of the internal oscillator clock. The inductor current ramps up until the sum of the current sense signal and compensation ramp becomes higher than the error amplifier's voltage. Once this has occurred, the PWM comparator resets the flip—flop, PMOS is turned OFF while the synchronous switch NMOS is turned in its current source mode. NMOS replaces the external Schottky diode to reduce the conduction loss and improve the efficiency. To avoid overall power loss, a certain amount of dead time is introduced to ensure PMOS is completely turned OFF before NMOS is being turned ON.

#### Soft-Start

The NCV894630 uses soft start to limit the inrush current when the device is initially powered up or enabled. Soft–start is implemented by gradually increasing the reference voltage until it reaches the full reference voltage. During startup, a pulsed current source charges the internal soft–start capacitor to provide gradually increasing reference voltage. When the voltage across the capacitor ramps up to the nominal reference voltage, the pulsed current source will be switched off and the reference voltage will switch to the regular reference voltage.

## **Over Current Hiccup Protection**

When the current through the inductor exceeds the current limit the NCV894630 enters over current hiccup mode. When an over current event is detected the NCV894630 disables the outputs and attempts to re—enable the outputs after the hiccup time. The part remains off for the hiccup time and then goes through the power on reset procedure. If the excessive load has been removed then the output stage

re-enables and operates normally; however, if the excessive load is still present the cycle begins again. Internal heat dissipation is kept to a minimum as current will only flow during the reset time of the protection circuitry. The hiccup mode is continuous until the excessive load is removed. The hiccup current limit in switching mode is 500 mA lower than it in low dropout mode (100% duty cycle).

## **Low Dropout Operation**

The NCV894630 offers a low input-to-output voltage difference. The NCV894630 can operate at 100% duty cycle on both channels.

In this mode the PMOS remains completely ON. The minimum input voltage to maintain regulation can be calculated as:

$$V_{IN(min)} = V_{OUT(max)} + \left(I_{OUT}\left(R_{DS(on)} + R_{INDUCTOR}\right)\right)$$
 (eq. 1)

V<sub>OUT</sub>: Output Voltage
I<sub>OUT</sub>: Max Output Current
Process P. Channel Switch

 $R_{DS(on)}$ : P-Channel Switch  $R_{DS(on)}$  $R_{INDUCTOR}$ : Inductor Resistance (DCR)

## **Power On Reset**

The Power On Reset (POR) is pulled low when the converter is out of 90% of the regulation. When output is in the range of regulation, a pull—up resistor is needed to this open drain output. This resistor may be connected to  $V_{\rm IN}$  or  $V_{\rm OUT}$  if the device supplied cannot accept  $V_{\rm IN}$  on the IO pins. POR is low when NCV894630 is off. Leave the POR pin unconnected when not used.

## **Frequency Synchronization**

The NCV894630 can be synchronized with an external clock signal by the SYNC pin (1.8 MHz - 2.7 MHz).

#### **Thermal Shutdown**

Internal Thermal Shutdown circuitry is provided to protect the integrated circuit in the event that the maximum junction temperature is exceeded. If the junction temperature exceeds T<sub>SD</sub>, the device shuts down. In this mode all power transistors and control circuits are turned off. The device restarts in soft–start after the temperature drops below 130°C min. This feature is provided to prevent catastrophic failures from accidental device overheating.

#### PACKAGE DIMENSIONS

DFN10, 3x3, 0.5P CASE 485C ISSUE C



**DIMENSIONS: MILLIMETERS** 

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the (III) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative