

# STM6904

### Quad, ultralow voltage supervisor with push-button reset

### Features

- Quad voltage monitoring
- Accurate ±1.8% across temperature voltage threshold (±1% at 25 °C)
- Primary supply (V<sub>CC</sub>) monitor. Fixed (factory programmed) reset thresholds: 3.078 to 2.188 V
- Second fixed (V2IN) monitor. Fixed (factoryprogrammed) reset thresholds: 2.333 to 1.110 V
- Two additional adjustable supply monitor inputs (externally adjustable)
- 0.6 V internal reference
- RST output (open drain)
- Output guaranteed for  $V_{CC} \ge 0.8 V$
- Reset delay time (t<sub>REC</sub>) pin selectable
- Manual reset input (MR)
- Low supply current of 12 µA (typ)
- Power supply voltage 0.8 to 5.5 V
- RoHS compliant (green package)
- 8-pin MSOP/TSSOP
- Operating temperature: -40 to 85 °C (industrial grade)



### **Applications**

- Set-top boxes
- Multi-voltage systems
- Cable/satellite applications
- Computer systems
- Data storage equipment

#### Table 1.Device summary<sup>(1)</sup>

| Order code     | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | t <sub>REC</sub> (ms) | Package       |
|----------------|-----------------------|-----------------------|-----------------------|---------------|
| STM6904TZEDS6F | 3.078                 | 2.333                 | 210                   | MSOP8(TSSOP8) |
| STM6904TWEDS6F | 3.078                 | 1.683                 | 210                   | MSOP8(TSSOP8) |
| STM6904TGEDS6F | 3.078                 | 1.110                 | 210                   | MSOP8(TSSOP8) |
| STM6904SYEDS6F | 2.955                 | 2.188                 | 210                   | MSOP8(TSSOP8) |
| STM6904SFEDS6F | 2.955                 | 1.050                 | 210                   | MSOP8(TSSOP8) |
| STM6904PWEDS6F | 2.866                 | 1.683                 | 210                   | MSOP8(TSSOP8) |

 Other reset threshold voltages and t<sub>REC</sub> timeout periods are offered. Minimum order quantities may apply. Contact local ST sales office for availability.

www.st.com

## Contents

| 1  | Dese  | cription                                                       |
|----|-------|----------------------------------------------------------------|
| 2  | Pine  | descriptions                                                   |
|    | 2.1   | Push-button reset input (MR)                                   |
|    | 2.2   | V <sub>CC</sub> primary supply voltage monitoring input        |
|    | 2.3   | V2IN second fixed voltage monitoring input7                    |
|    | 2.4   | V <sub>SS</sub>                                                |
|    | 2.5   | V3IN and V4IN                                                  |
|    | 2.6   | RST active-low, open drain reset output7                       |
|    | 2.7   | TR <sub>SEL</sub> input                                        |
| 3  | Оре   | ration                                                         |
|    | 3.1   | Setting the adjustable voltage levels for V3IN and V4IN inputs |
|    | 3.2   | Power on reset (t <sub>REC</sub> )                             |
| 4  | Volta | age monitoring                                                 |
| 5  | Max   | imum rating                                                    |
| 6  | DC a  | and AC parameters 12                                           |
| 7  | Pack  | age mechanical data 15                                         |
| 8  | Part  | numbering                                                      |
| 9  | Pack  | age marking information18                                      |
| 10 | Revi  | sion history                                                   |



## List of tables

| Table 1. | Device summary                         | 1 |
|----------|----------------------------------------|---|
| Table 2. | Signal names and functions             | ô |
| Table 3. | Absolute maximum ratings               | 1 |
| Table 4. | DC and AC characteristics              | 2 |
| Table 5. | TSSOP 8-lead package mechanical data15 | 5 |
| Table 6. | Ordering information scheme            | 7 |
| Table 7. | Marking description                    | 3 |
| Table 8. | Document revision history              | Э |



# List of figures

|           | Logic diagram                                  | 5 |
|-----------|------------------------------------------------|---|
| Figure 2. | MSOP/TSSOP-8 connections                       | 5 |
| Figure 3. | Functional block diagram                       | 8 |
| Figure 4. | Typical hardware hookup application diagram    | 8 |
| Figure 5. | MR timing waveforms                            | 0 |
| Figure 6. | Voltage monitoring diagram 10                  | 0 |
| Figure 7. | TSSOP8, 3 x 3mm, package mechanical outline 18 | 5 |



#### 1 Description

The STM6904 supervisor is a low voltage/low supply current processor supervisor, designed to monitor up to four system power supply voltages. This device is targeted at applications such as "Set-Top Boxes" (STBs), portable, battery-powered systems, networking and communication systems.

The device supports a push-button type manual reset input ( $\overline{MR}$ ). Two of the four supply monitors (V<sub>CC</sub> and V2IN) have fixed (customer-selectable, factory-trimmed) thresholds (V<sub>RST1</sub> and V<sub>RST2</sub>). The other two voltage monitor inputs (V3IN and V4IN) are monitored using externally adjustable threshold (0.600 V internal reference) to meet specific level requirements.

If any of the four monitored voltages drops below its factory-trimmed or adjustable thresholds, or if the  $\overline{\text{MR}}$  is asserted to logic low, the reset output  $\overline{\text{RST}}$  is asserted (driven low). Once asserted, RST is maintained low for a minimum delay period (t<sub>REC</sub>) after ALL monitored supplies rise above their respective thresholds and MR returns to high. This device is in the correct reset output logic state when V<sub>CC</sub> greater than 0.8 V.

The STM6904 is available in a standard 8-lead MSOP (TSSOP) package.



#### Figure 1. Logic diagram

#### Figure 2. MSOP/TSSOP-8 connections





| Pin | Name            | Туре   | Function                                                                                                                                                                                                                                                                   |  |  |  |
|-----|-----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1   | MR              | Input  | Active-low manual reset input with internal pull-up resistor                                                                                                                                                                                                               |  |  |  |
| 2   | V <sub>CC</sub> | Supply | Primary supply voltage input and integrated fixed threshold under-<br>voltage monitor                                                                                                                                                                                      |  |  |  |
| 3   | V2IN            | Input  | Second fixed threshold input monitor                                                                                                                                                                                                                                       |  |  |  |
| 4   | V <sub>SS</sub> | Supply | Ground                                                                                                                                                                                                                                                                     |  |  |  |
| 5   | V3IN            | Input  | Adjustable third reset comparator input                                                                                                                                                                                                                                    |  |  |  |
| 6   | V4IN            | Input  | Adjustable fourth reset comparator input                                                                                                                                                                                                                                   |  |  |  |
| 7   |                 |        | Controls selectable $t_{REC}$ . Two $t_{REC}$ options available.<br>If pin is tied high (V <sub>CC</sub> ), $t_{REC} = 420$ ms<br>If pin is tied low (V <sub>SS</sub> ), $t_{REC} = 210$ ms<br>Note: Pin must be tied to V <sub>CC</sub> or V <sub>SS</sub> (do not float) |  |  |  |
| 8   | RST             | Output | Active-low open drain reset output (10 k $\Omega$ internal pull-up)                                                                                                                                                                                                        |  |  |  |

 Table 2.
 Signal names and functions



### 2 Pin descriptions

#### 2.1 Push-button reset input (MR)

When  $\overline{\text{MR}}$  goes low the  $\overline{\text{RST}}$  output is driven low,  $\overline{\text{RST}}$  remains low as long as  $\overline{\text{MR}}$  is low and for t<sub>REC</sub> after  $\overline{\text{MR}}$  returns to high. The active-low input has an internal 10 k $\Omega$  pull-up resistor to V<sub>CC</sub>. It can be driven from a TTL or CMOS logic line, or with open drain/collector outputs, or connected to V<sub>SS</sub> through a switch. If unused, leave this pin open or connect it to V<sub>CC</sub>.

Connect a normally open momentary switch from  $\overline{\text{MR}}$  to V<sub>SS</sub>; external debounce circuitry is not required. (If  $\overline{\text{MR}}$  is driven from long cables or if the device is used in noisy environments, connecting a 0.1  $\mu$ F capacitor from  $\overline{\text{MR}}$  to V<sub>SS</sub> provides additional noise immunity).

### 2.2 V<sub>CC</sub> primary supply voltage monitoring input

The  $V_{CC}$  pin is also the input for the primary reset threshold monitor. Fixed (customer-selectable, factory programmed) reset thresholds include 3.078 to 2.866 V.

#### 2.3 V2IN second fixed voltage monitoring input

The V2IN input is the second fixed-voltage input for reset threshold monitoring. Available fixed (customer-selectable, factory programmed) reset thresholds include 2.333 to 1.050 V.

2.4 V<sub>SS</sub>

This pin is the ground pin for the power supply.

#### 2.5 V3IN and V4IN

The V3IN and V4IN are high impedance inputs.  $\overline{\text{RST}}$  is driven low when the voltage (V<sub>TRIP</sub>) at the pin falls below 600 mV (internal reference voltage at their respective comparators). The monitored voltage reset threshold is set with an external resistor divider network.

### 2.6 **RST** active-low, open drain reset output

The reset output ( $\overline{RST}$ ) pin is driven low and stays low whenever V<sub>CC</sub> or V2IN, or V4IN falls below its factory-trimmed or adjustable reset threshold or when  $\overline{MR}$  goes to logic low. It remains low for t<sub>REC</sub> after all supply voltages being monitored rise above their reset thresholds and  $\overline{MR}$  goes from low to high. Connect an external pull-up resistor to V<sub>CC</sub>. A 10 k $\Omega$  pull-up resistor should be sufficient for most applications.

### 2.7 TR<sub>SEL</sub> input

Allows user to select between two values of  $t_{REC}$  timing (210 or 420 ms). Pin must be tied to  $V_{SS}$  (210 ms) or  $V_{CC}$  (420 ms).



Doc ID 14289 Rev 3





1. Internal pull-up on  $\overline{\text{MR}}$  input of 10 k $\Omega$  (typ.).





1. TR<sub>SEL</sub> must be tied to V<sub>CC</sub> (t<sub>REC</sub> = 420 ms) or to V<sub>SS</sub> (t<sub>REC</sub> = 210 ms).



#### 3 Operation

The STM6904 provides the ability to monitor critical voltages such as power-supply and battery voltage levels, while interfacing easily to the system controllers/microprocessors.

*Figure 4* shows typical hardware hookup for monitoring four voltages; two fixed thresholds (customer-selectable, factory-programmed) and two adjustable monitor inputs. RST output is open drain and requires a 10 k $\Omega$  pull-up resistor tied to V<sub>CC</sub>.

#### 3.1 Setting the adjustable voltage levels for V3IN and V4IN inputs

The user can customize the minimum voltage levels for the two adjustable voltage inputs by connecting an external resistor divider network to the V3IN and V4IN pins in order to set the trip point at some voltage above the 600 mv ( $V_{REF}$ ) according to the following formula:

$$V_{TRIP} = 0.6V \times \frac{R1 + R2}{R2}$$

During normal operation, the STM6904 monitors the voltage levels at all four pins (V $_{\rm CC}$ , V2IN, V3IN, and V4IN).

#### 3.2 Power on reset (t<sub>REC</sub>)

On power up, the STM6904 activates a power on reset circuit which asserts the reset pin (i.e.  $\overrightarrow{\text{RST}}$  goes low). The  $\overrightarrow{\text{RST}}$  signal remains active until V<sub>CC</sub> (and V2IN, V3IN, V4IN and  $\overrightarrow{\text{MR}}$ ) rises above the minimum voltage level for the time period t<sub>REC</sub> thereby ensuring that the supply voltage has stabilized to sufficient operating levels.



## 4 Voltage monitoring

Figure 5. MR timing waveforms



#### Figure 6. Voltage monitoring diagram





### 5 Maximum rating

Stressing the device above the rating listed in *Table 3: Absolute maximum ratings* may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in *Section 6: DC and AC parameters* of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics<sup>™</sup> SURE Program and other relevant quality documents.

| Symbol                          | Parameter                                 | Value                        | Unit |
|---------------------------------|-------------------------------------------|------------------------------|------|
| T <sub>STG</sub>                | Storage temperature (V <sub>CC</sub> off) | -55 to +150                  | °C   |
| T <sub>SLD</sub> <sup>(1)</sup> | Lead solder temperature for 10 seconds    | 260                          | °C   |
| V <sub>IO</sub>                 | Input or output voltage                   | -0.3 to V <sub>CC</sub> +0.3 | V    |
| V <sub>CC</sub>                 | Supply voltage                            | -0.3 to 7.0                  | V    |
| ۱ <sub>0</sub>                  | Output current                            | 20                           | mA   |
| $\theta_{JA}$                   | Thermal resistance (junction to ambient)  | 146                          | °C/W |

Table 3. Absolute maximum ratings

 Reflow at peak temperature of 255 to 260 °C for < 30 seconds (total thermal budget not to exceed 180 °C for between 90 to 150 seconds).



### 6 DC and AC parameters

This section summarizes the operating measurement conditions and the DC and AC characteristics of the device. Designers should check that the operating conditions in their circuit match the operating conditions when relying on the quoted parameters.

| Sym-<br>bol                    | Alter-<br>native                                  | Description                                     | Test                                                     | condition <sup>(1)</sup>                                                                                                          | Min.  | Тур.  | Max.  | Unit |
|--------------------------------|---------------------------------------------------|-------------------------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>CC</sub>                |                                                   | Operating voltage                               |                                                          |                                                                                                                                   | 0.8   |       | 5.5   | V    |
|                                |                                                   | V oursely oursent                               | V <sub>C</sub>                                           | <sub>C</sub> < 5.5 V                                                                                                              |       | 10    | 14    |      |
| ICC                            |                                                   | V <sub>CC</sub> supply current                  | V <sub>C</sub>                                           | <sub>C</sub> = 3.3 V                                                                                                              |       | 9     | 13    | μA   |
| I2IN                           |                                                   | V2IN supply current                             | V2I                                                      | N = 3.3 V                                                                                                                         |       | 3     | 5     | μA   |
|                                |                                                   | Input leakage current -<br>(MR) <sup>(2)</sup>  | V                                                        | <sub>N</sub> = V <sub>SS</sub>                                                                                                    |       | 500   | 800   | μA   |
| Ι <sub>LI</sub>                |                                                   | Input leakage current -<br>(TR <sub>SEL</sub> ) | $V_{IN} = V_{SS} \text{ or } V_{CC}$                     |                                                                                                                                   | -0.5  |       | +0.5  | μA   |
| I <sub>LO</sub> <sup>(3)</sup> |                                                   | Open drain RST output<br>leakage current        | V <sub>CC</sub> > V <sub>RST</sub> ;<br>RST not asserted |                                                                                                                                   | -0.5  |       | +0.5  | μA   |
|                                |                                                   |                                                 | $V_{CC} \ge 0.8$                                         | $V_{CC} \ge 0.8$ V, $I_{SINK} = 1 \ \mu A$                                                                                        |       |       | 0.3   | V    |
|                                |                                                   |                                                 | $V_{CC} \ge 1.0$                                         | V, Ι <sub>SINK</sub> = 50 μA                                                                                                      |       |       | 0.3   | V    |
| V <sub>OL</sub>                |                                                   | Output low voltage<br>(RST; open drain)         | $V_{CC} \ge 1.2$                                         | $V_{CC} \ge 1.2 \text{ V}, \text{ I}_{SINK} = 100 \mu\text{A}$ $V_{CC} \ge 2.7 \text{V}, \text{ I}_{SINK} = 1.2 \text{m}\text{A}$ |       |       | 0.3   | V    |
|                                |                                                   |                                                 | $V_{CC} \ge 2.7$                                         |                                                                                                                                   |       |       | 0.3   | V    |
|                                |                                                   |                                                 | $V_{CC} \ge 4.5$                                         | V, I <sub>SINK</sub> = 3.2 mA                                                                                                     |       |       | 0.4   | V    |
|                                |                                                   |                                                 | T (falling)                                              | 25 °C                                                                                                                             | 3.047 | 3.078 | 3.109 | V    |
|                                |                                                   |                                                 | r (iaiiriy)                                              | -40 to 85 °C                                                                                                                      | 3.023 |       | 3.133 |      |
| V (4)                          | V                                                 | V report throughold                             | C (falling)                                              | 25 °C                                                                                                                             | 2.925 | 2.955 | 2.985 | V    |
| ▼RST1`´                        | V <sub>RST1</sub> <sup>(4)</sup> V <sub>TH1</sub> | $V_{CC}$ reset threshold                        | S (falling)                                              | -40 to 85 °C                                                                                                                      | 2.902 |       | 3.008 |      |
|                                |                                                   |                                                 | D (falling)                                              | 25 °C                                                                                                                             | 2.837 | 2.866 | 2.895 | V    |
|                                |                                                   |                                                 | P (falling)                                              | -40 to 85 °C                                                                                                                      | 2.814 |       | 2.918 |      |

Table 4. DC and AC characteristics





| Sym-<br>bol                      | Alter-<br>native | Description                                  | Test condition <sup>(1)</sup>                                                     |                                                       | Min.  | Тур.  | Max.  | Unit     |
|----------------------------------|------------------|----------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------|-------|-------|-------|----------|
|                                  |                  |                                              | Z (falling)                                                                       | 25 °C                                                 | 2.310 | 2.333 | 2.356 | v        |
|                                  |                  |                                              | z (laliing)                                                                       | -40 to 85 °C                                          | 2.291 |       | 2.375 | ľ        |
|                                  |                  |                                              | Y (falling)                                                                       |                                                       | 2.166 | 2.188 | 2.210 | v        |
|                                  |                  |                                              | r (lainig)                                                                        | -40 to 85 °C                                          | 2.149 |       | 2.227 | v        |
| V <sub>RST2</sub> <sup>(4)</sup> | V <sub>TH2</sub> | V2IN reset threshold                         | W (falling)                                                                       | 25 °C                                                 | 1.666 | 1.683 | 1.700 | v        |
| *RST2                            | V TH2            | VZIN Teset threshold                         | w (lainig)                                                                        | -40 to 85 °C                                          | 1.653 |       | 1.713 | v        |
|                                  |                  |                                              | G (falling)                                                                       | 25 °C                                                 | 1.099 | 1.110 | 1.121 | v        |
|                                  |                  |                                              | G (lalling)                                                                       | -40 to 85 °C                                          | 1.090 |       | 1.130 | v        |
|                                  |                  |                                              | F (falling)                                                                       | 25 °C                                                 | 1.040 | 1.050 | 1.061 | v        |
|                                  |                  |                                              | r (iaiiiiy)                                                                       | -40 to 85 °C                                          | 1.031 |       | 1.069 |          |
| V <sub>HYST</sub>                |                  | Reset threshold<br>hysteresis                | Referenced to V <sub>RST1</sub> /V <sub>RST2</sub><br>typical                     |                                                       |       | 0.5   |       | %        |
| ÷                                |                  | $V_{CC}$ to $\overline{RST}$ delay           | $V_{CC} = (V_{RST1} + 100 \text{ mV}) \text{ to}$<br>(V <sub>RST1</sub> - 100 mV) |                                                       |       | 20    |       | μs       |
| t <sub>RD</sub>                  |                  | VCC to HST delay                             |                                                                                   | <sub>RST2</sub> + 75 mV) to<br><sub>72</sub> – 75 mV) |       | 20    |       | μs       |
| t <sub>REC</sub> <sup>(5)</sup>  | +                | RST timeout period                           | TR <sub>SEL</sub>                                                                 | = LOW (V <sub>SS</sub> )                              | 140   | 210   | 280   | ms       |
|                                  | t <sub>RP</sub>  |                                              | TR <sub>SEL</sub> =                                                               | = HIGH (V <sub>CC</sub> )                             | 280   | 420   | 560   | ms       |
| Adjustat                         | ole reset        | comparator input (V3IN a<br>V3IN, V4IN input | nd V4IN)                                                                          |                                                       | 589   | 600   | 611   | mV       |
|                                  |                  | threshold                                    |                                                                                   |                                                       |       |       |       | <u> </u> |
| 131N,<br>141N                    |                  | V3IN, V4IN input current                     | V3IN, V                                                                           | V4IN > 0.8 V                                          | -25   |       | +25   | nA       |
|                                  |                  | V3IN, V4IN hysteresis                        |                                                                                   |                                                       |       | 3     |       | mV       |
| t <sub>RSTIND</sub>              |                  | V3IN, V4IN to RST output delay               | V <sub>BSTIN</sub> to (                                                           | V <sub>RSTIN</sub> – 30 mV)                           |       | 22    |       | μs       |

 Table 4.
 DC and AC characteristics (continued)

#### Manual (push-button) reset input

| V <sub>IL</sub>   |                  | MR input voltage       |                     |     | $0.3 \times V_{CC}$ | V  |
|-------------------|------------------|------------------------|---------------------|-----|---------------------|----|
| V <sub>IH</sub>   |                  |                        | $0.7 \times V_{CC}$ |     |                     | V  |
| t <sub>MLMH</sub> | t <sub>MR</sub>  | MR minimum pulse width | 1                   |     |                     | μs |
| t <sub>MLRL</sub> | t <sub>MRD</sub> | MR to RST output delay |                     | 200 |                     | ns |



| Sym-<br>bol | Alter-<br>native | Description           | Test condition <sup>(1)</sup> | Min. | Тур. | Max. | Unit |
|-------------|------------------|-----------------------|-------------------------------|------|------|------|------|
|             |                  | MR glitch immunity    |                               |      | 100  |      | ns   |
|             |                  | MR pull-up resistance |                               |      | 10   |      | kΩ   |

Table 4. DC and AC characteristics (continued)

1. Valid for ambient operating temperature:  $T_A = -40$  to +85 °C;  $V_{CC} = 0.8$  to 5.5 V (except where noted).

2. 10 k $\Omega$  (typ) internal pull-up resistor.

3. The leakage current measured on the RST pin is tested with the reset de-asserted (output high impedance).

4. Other reset threshold voltages are offered. Minimum order quantities may apply. Contact local sales office for availability.

5. Other t<sub>REC</sub> timeout periods are offered. Minimum order quantities may apply. Contact local sales office for availability.



### 7 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: www.st.com. ECOPACK<sup>®</sup> is an ST trademark.







| Cumhal |      | mm   |      |       | inches |       |
|--------|------|------|------|-------|--------|-------|
| Symbol | Min. | Тур. | Max. | Min.  | Тур.   | Max.  |
| A      |      |      | 1.10 |       |        | 0.043 |
| A1     | 0.00 |      | 0.15 | 0.000 |        | 0.006 |
| A2     | 0.75 | 0.85 | 0.95 | 0.030 | 0.034  | 0.037 |
| b      | 0.22 |      | 0.40 | 0.009 |        | 0.016 |
| с      | 0.08 |      | 0.23 | 0.003 |        | 0.009 |
| ссс    |      |      | 0.10 |       |        | 0.004 |
| D      | 2.80 | 3.00 | 3.20 | 0.110 | 0.118  | 0.126 |
| е      |      | 0.65 |      |       | 0.026  |       |
| E      | 4.65 | 4.90 | 5.15 | 0.183 | 0.193  | 0.203 |
| E1     | 2.80 | 3.00 | 3.10 | 0.110 | 0.118  | 0.122 |
| L      | 0.40 | 0.60 | 0.80 | 0.016 | 0.024  | 0.032 |
| L1     |      | 0.95 |      |       | 0.037  |       |
| L2     |      | 0.25 |      |       | 0.010  |       |
| k      | 0°   | 4    | 6°   | 0°    | 4      | 6°    |
| N      |      | 8    |      |       | 8      |       |

 Table 5.
 TSSOP 8-lead package mechanical data



## 8 Part numbering

| Exampl               |                   | dering informa          | STM6904 | ΤZ | Е | DS | 6 | F |
|----------------------|-------------------|-------------------------|---------|----|---|----|---|---|
| Examp                | 0.                |                         |         |    |   |    | Ĭ |   |
| Device               | type              |                         |         |    |   |    |   |   |
| STM69                | -                 |                         |         |    |   |    |   |   |
|                      |                   |                         |         |    |   |    |   |   |
| Reset t              | hreshold          | voltages <sup>(1)</sup> |         |    |   |    |   |   |
| Suffix               | V <sub>RST1</sub> | V <sub>RST2</sub>       |         |    |   |    |   |   |
| ΤZ                   | 3.078             | 2.333                   |         |    |   |    |   |   |
| TW                   | 3.078             | 1.683                   |         |    |   |    |   |   |
| TG                   | 3.078             | 1.110                   |         |    |   |    |   |   |
| SY                   | 2.955             | 2.188                   |         |    |   |    |   |   |
| SF                   | 2.955             | 1.050                   |         |    |   |    |   |   |
| PW                   | 2.866             | 1.683                   |         |    |   |    |   |   |
|                      |                   |                         |         |    |   |    |   |   |
| t <sub>REC</sub> (1) |                   |                         |         |    |   |    |   |   |
| E = 210              | or 420 m          | IS                      |         |    |   |    |   |   |
|                      |                   |                         |         |    |   |    |   |   |
| Packag               | е                 |                         |         |    |   |    |   |   |
| DS = M               | SOP8 (TS          | SSOP8)                  |         |    |   |    |   |   |
|                      |                   |                         |         |    |   |    |   |   |
| Tempe                | rature rar        | nge                     |         |    |   |    |   |   |
| 6: -40 to            | o 85 °C           |                         |         |    |   |    |   |   |
|                      |                   |                         |         |    |   |    |   |   |
| Chinni               | ng metho          | d                       |         |    |   |    |   |   |

E = ECOPACK<sup>®</sup> package, tubes

 $F = ECOPACK^{\mathbb{R}}$  package, tape and reel

1. Other reset threshold voltages and t<sub>REC</sub> timeout periods are offered. Minimum order quantities may apply. Contact local sales office for availability.



# 9 Package marking information

| Table 7. | Marking description |
|----------|---------------------|
|----------|---------------------|

| Part marking   | V <sub>RST1</sub> (V) | V <sub>RST2</sub> (V) | Package       | Topside marking |
|----------------|-----------------------|-----------------------|---------------|-----------------|
| STM6904TZEDS6F | 3.078                 | 2.333                 | MSOP (TSSOP8) | STZ4            |
| STM6904TWEDS6F | 3.078                 | 1.683                 | MSOP (TSSOP8) | STW4            |
| STM6904TGEDS6F | 3.078                 | 1.110                 | MSOP (TSSOP8) | STG4            |
| STM6904SFEDS6F | 2.955                 | 1.050                 | MSOP (TSSOP8) | SSF4            |
| STM6904SYEDS6F | 2.955                 | 2.188                 | MSOP (TSSOP8) | SSY4            |
| STM6904PWEDS6F | 2.866                 | 1.683                 | MSOP (TSSOP8) | SPW4            |



# 10 Revision history

| tory |
|------|
|      |

| Date        | Revision | Changes                                                                                                                                                             |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19-Dec-2007 | 1        | Initial release.                                                                                                                                                    |
| 28-Jan-2008 | 2        | Updated cover page, Figure 6 and Table 4.                                                                                                                           |
| 16-Dec-2011 | 3        | Removed label "Preliminary Data", document reformatted, minor text corrections throughout document, updated <i>Section 6</i> , ECOPACK <sup>®</sup> and Disclaimer. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY TWO AUTHORIZED ST REPRESENTATIVES, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2011 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

20/20

Doc ID 14289 Rev 3

