

### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild\_questions@onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees





# FSQ100 Green Mode Fairchild Power Switch (FPS™)

#### **Features**

- Internal Avalanche-Rugged SenseFET
- Precision Fixed Operating Frequency: 67KHz
- Burst-Mode Operation
- Internal Startup Circuit
- Pulse-by-Pulse Current Limiting
- Over-Voltage Protection (OVP)
- Overload Protection (OLP)
- Internal Thermal Shutdown Function (TSD)
- Auto-Restart Mode
- Under-Voltage Lockout (UVLO) with Hysteresis
- Built-in Soft-Start
- Secondary-Side Regulation

# **Applications**

- Charger & Adapter for Mobile Phone, PDA, MP3
- Auxiliary Power for White Goods, PC, C-TV, Monitor

# **Related Application Notes**

- AN-4137 Design Guidelines for Off-line Flyback Converters using FPS™
- AN-4141 Troubleshooting and Design Tips for Fairchild Power Switch (FPS™) Flyback Applications
- AN-4147 Design Guidelines for RCD Snubber of Flyback
- <u>AN-4134 Design Guidelines for Off-line Forward Converters using FPS™</u>
- AN-4138 Design Considerations for Battery
   Charger Using Green Mode Fairchild Power Switch
   (FPS™)

### Description

The FSQ100 consists of an integrated Pulse Width Modulator (PWM) and SenseFET, specifically designed for high-performance, off-line, Switch-Mode Power Supplies (SMPS) with minimal external components. This device is an integrated high-voltage power switching regulator that combines a VDMOS SenseFET with a voltage mode PWM control block. The integrated PWM controller features include a fixed oscillator, Under-Voltage Lockout (UVLO) protection, Leading Edge Blanking (LEB), an optimized gate turn-on/turn-off driver, Thermal Shutdown (TSD) protection, and temperature-compensated precision-current sources for loop compensation and fault protection circuitry.

When compared to a discrete MOSFET and controller or RCC solution, the FSQ100 device reduces total component count and design size and weight, while increasing efficiency, productivity, and system reliability. This device provides a basic platform well suited for cost-effective flyback converters.



# **Ordering Information**

| Product Number | Package | Marking Code | BV <sub>DSS</sub> | f <sub>osc</sub> | R <sub>DS(ON)</sub> |
|----------------|---------|--------------|-------------------|------------------|---------------------|
| FSQ100         | 8-DIP   | Q100         | 650V              | 67KHz            | 16Ω                 |

FPS™ is a trademark of Fairchild Semiconductor Corporation.

# **Typical Application**



Figure 1. Typical Flyback Application

**Table 1. Output Power Table** 

| Day door | Open Frame <sup>(1)</sup>              |                       |  |
|----------|----------------------------------------|-----------------------|--|
| Product  | 230V <sub>AC</sub> ±15% <sup>(2)</sup> | 85~265V <sub>AC</sub> |  |
| FSQ100   | 13W                                    | 8W                    |  |

#### Notes:

- 1. Maximum practical continuous power in an open-frame design with sufficient drain pattern as a heat sinker, at 50°C ambient.
- 2.  $230V_{AC}$  or  $100/115V_{AC}$  with doubler.

# **Internal Block Diagram**



Figure 2. Functional Block Diagram

# **Pin Assignments**



Figure 3. Pin Configuration (Top View)

# **Pin Definitions**

| Pin#  | Name            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | GND             | Ground. SenseFET source terminal on primary-side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2     | V <sub>CC</sub> | <b>Positive Supply Voltage Input</b> . Although connected to an auxiliary transformer winding, current is supplied from pin 5 ( $V_{STR}$ ) via an internal switch during startup (see Figure 2). When $V_{CC}$ reaches the UVLO upper threshold (9V), the internal startup switch opens and device power is supplied via the auxiliary transformer winding.                                                                                                                                                                                                                                   |
| 3     | $V_{FB}$        | <b>Feedback</b> . Inverting input to the PWM comparator with its normal input level lies between 0.5V and 2.5V. It has a 0.4mA current source connected internally, while a capacitor and optocoupler are typically connected externally. A feedback voltage of 4.5V triggers overload protection (OLP). There is a time delay while charging external capacitor C <sub>fb</sub> from 3V to 4.5V using an internal 5μA current source. This time delay prevents false triggering under transient conditions, but still allows the protection mechanism to operate in true overload conditions. |
| 4     | NC              | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5     | $V_{STR}$       | <b>Startup</b> . This pin connects directly to the rectified AC line voltage source. At startup, the internal switch supplies internal bias and charges an external storage capacitor placed between the $V_{CC}$ pin and ground. Once the $V_{CC}$ reaches 9V, the internal switch stops charging the capacitor.                                                                                                                                                                                                                                                                              |
| 6,7,8 | Drain           | <b>SenseFET Drain</b> . The drain pins are designed to connect directly to the primary lead of the transformer and are capable of switching a maximum of 650V. Minimizing the length of the trace connecting these pins to the transformer decreases leakage inductance.                                                                                                                                                                                                                                                                                                                       |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A = 25^{\circ}C$ , unless otherwise specified.

| Symbol             | Parameter                      | Value                     | Unit |
|--------------------|--------------------------------|---------------------------|------|
| V <sub>DRAIN</sub> | Drain Pin Voltage              | 650                       | V    |
| $V_{STR}$          | VSTR Pin Voltage               | 650                       | V    |
| $V_{DG}$           | Drain-Gate Voltage             | 650                       | V    |
| $V_{GS}$           | Gate-Source Voltage            | ±20                       | V    |
| V <sub>CC</sub>    | Supply Voltage                 | 20                        | V    |
| $V_{FB}$           | Feedback Voltage Range         | -0.3 to V <sub>STOP</sub> | V    |
| $P_D$              | Total Power Dissipation        | 1.40                      | W    |
| T <sub>J</sub>     | Operating Junction Temperature | Internally limited        | °C   |
| T <sub>A</sub>     | Operating Ambient Temperature  | -25 to +85                | °C   |
| T <sub>STG</sub>   | Storage Temperature            | -55 to +150               | °C   |

#### Notes:

- 1. Repetitive rating: Pulse width is limited by maximum junction temperature.
- 2. L = 24mH, starting  $T_J = 25$ °C.

### **Thermal Impedance**

T<sub>A</sub> = 25°C, unless otherwise specified. All items are tested with the JEDEC standards JESD 51-2 and 51-10 (DIP).

| Symbol        | Parameter                                            | Value | Unit |
|---------------|------------------------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance <sup>(3)</sup> | 88.84 | °C/W |
| $\theta_{JC}$ | Junction-to-Case Thermal Impedance <sup>(4)</sup>    | 13.94 | °C/W |

#### Notes:

- Free-standing with no heatsink; without copper clad. Measurement condition; just before junction temperature T<sub>J</sub> enters into OTP.
- 4. Measured on the DRAIN pin close to plastic interface.

### **Electrical Characteristics**

 $T_A = 25$ °C, unless otherwise specified.

| Symbol                | Parameter                                       | Conditions                                                        | Min.  | Тур.  | Max.  | Unit |
|-----------------------|-------------------------------------------------|-------------------------------------------------------------------|-------|-------|-------|------|
| SenseFET S            | Section                                         |                                                                   | •     | •     |       |      |
| I <sub>DSS</sub>      | Zero-Gate-Voltage Drain Current                 | V <sub>DS</sub> =650V, V <sub>GS</sub> =0V                        |       |       | 25    | μA   |
|                       |                                                 | V <sub>DS</sub> =520V, V <sub>GS</sub> =0V, T <sub>C</sub> =125°C |       |       | 200   |      |
| R <sub>DS(ON)</sub>   | Drain-Source On-State Resistance <sup>(5)</sup> | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                        |       | 16    | 22    | Ω    |
| 9 <sub>fs</sub>       | Forward Trans-Conductance                       | V <sub>DS</sub> =50V, I <sub>D</sub> =0.5A                        | 1.0   | 1.3   |       | S    |
| C <sub>ISS</sub>      | Input Capacitance                               |                                                                   |       | 162   |       | pF   |
| Coss                  | Output Capacitance                              | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V, f=1MHz                 |       | 18    |       |      |
| C <sub>RSS</sub>      | Reverse Transfer Capacitance                    |                                                                   |       | 3.8   |       |      |
| Control Sec           | tion                                            | •                                                                 |       |       |       |      |
| f <sub>OSC</sub>      | Switching Frequency                             |                                                                   | 61    | 67    | 73    | kHz  |
| $\Delta f_{OSC}$      | Switching Frequency Variation <sup>(6)</sup>    | -25°C ≤ T <sub>A</sub> ≤ 85°C                                     |       | ±5    | ±10   | %    |
| D <sub>MAX</sub>      | Maximum Duty Cycle                              |                                                                   | 60    | 67    | 74    | %    |
| V <sub>START</sub>    | IN/I O Threehold Voltage                        | V <sub>FB</sub> =GND                                              | 8     | 9     | 10    | V    |
| $V_{STOP}$            | UVLO Threshold Voltage                          | V <sub>FB</sub> =GND                                              | 6     | 7     | 8     | V    |
| I <sub>FB</sub>       | Feedback Source Current                         | $0V \le V_{FB} \le 3V$                                            | 0.35  | 0.40  | 0.45  | mA   |
| t <sub>S/S</sub>      | Internal Soft Start Time                        |                                                                   | 10    | 15    | 20    | ms   |
| Burst Mode            | Section                                         |                                                                   |       |       |       |      |
| $V_{BURH}$            |                                                 | T <sub>J</sub> =25°C                                              | 0.6   | 0.7   | 8.0   | V    |
| $V_{BURL}$            | Burst Mode Voltage                              |                                                                   | 0.45  | 0.55  | 0.65  | V    |
| V <sub>BUR(HYS)</sub> |                                                 | Hysteresis                                                        |       | 150   |       | mV   |
| Protection S          | Section                                         |                                                                   |       |       |       |      |
| I <sub>LIM</sub>      | Peak Current Limit                              |                                                                   | 0.475 | 0.550 | 0.650 | Α    |
| T <sub>SD</sub>       | Thermal Shutdown Temperature <sup>(7)</sup>     |                                                                   | 125   | 145   |       | °C   |
| V <sub>SD</sub>       | Shutdown Feedback Voltage                       |                                                                   | 4.0   | 4.5   | 5.0   | V    |
| V <sub>OVP</sub>      | Over-Voltage Protection                         |                                                                   | 20    |       |       | V    |
| I <sub>DELAY</sub>    | Shutdown Delay Current                          | $3V \le V_{FB} \le V_{SD}$                                        | 4     | 5     | 6     | μΑ   |
| Total Device          | Section                                         |                                                                   |       |       |       |      |
| I <sub>OP</sub>       | Operating Supply Current (8)                    | V <sub>CC</sub> ≤ 16V                                             |       | 1.5   | 3.0   | mA   |
| I <sub>CH</sub>       | Startup Charging Current                        | V <sub>CC</sub> =0V , V <sub>STR</sub> =50V                       | 450   | 550   | 650   | μA   |

### Notes:

- 5. Pulse test: Pulse width  $\leq 300 \mu s$ , duty  $\leq 2\%$ .
- 6. These parameters, although guaranteed, are tested in EDS (wafer test) process.
- 7. These parameters, although guaranteed, are not 100% tested in production.
- 8. Control part only.

# **Typical Performance Characteristics**

These characteristic graphs are normalized at  $T_A = 25$ °C.



Figure 4. Over-Voltage Protection (V<sub>OVP</sub>) vs. T<sub>A</sub>



Figure 5. Operating Supply Current (I<sub>OP</sub>) vs. T<sub>A</sub>



Figure 6. Start Threshold Voltage (V<sub>START</sub>) vs. T<sub>A</sub>



Figure 7. Stop Threshold Voltage (V<sub>STOP</sub>) vs. T<sub>A</sub>



Figure 8. Operating Frequency (fosc) vs. T<sub>A</sub>



Figure 9. Maximum Duty Cycle (D<sub>MAX</sub>) vs. T<sub>A</sub>

# **Typical Performance Characteristics** (Continued)

These characteristic graphs are normalized at  $T_A = 25$ °C.



Figure 10. Peak Current Limit (I<sub>LIM</sub>) vs. T<sub>A</sub>



Figure 11. Feedback Source Current (IFB) vs. TA



Figure 12. Shutdown Delay Current (I<sub>DELAY</sub>) vs. T<sub>A</sub>



Figure 13. Shutdown Feedback Voltage (V<sub>SD</sub>) vs. T<sub>A</sub>

### **Functional Description**

1. Startup: At startup, the internal high-voltage current source supplies the internal bias and charges the external  $V_{\rm CC}$  capacitor, as shown in Figure 14. When  $V_{\rm CC}$  reaches 9V, the device starts switching and the internal high-voltage current source stops charging the capacitor. The device is in normal operation provided  $V_{\rm CC}$  does not drop below 7V. After startup, the bias is supplied from the auxiliary transformer winding.



Figure 14. Internal Startup Circuit

Calculating the  $V_{CC}$  capacitor is an important step to design with the FSQ100. At initial startup, the maximum value of start operating current  $I_{START}$  is about 100µA, which supplies current to UVLO and  $V_{REF}$  blocks. The charging current  $I_{VCC}$  of the  $V_{CC}$  capacitor is equal to  $I_{STR}$  – 100µA. After  $V_{CC}$  reaches the UVLO start voltage, only the bias winding supplies  $V_{CC}$  current to the device. When the bias winding voltage is not sufficient, the  $V_{CC}$  level decreases to the UVLO stop voltage and the internal current source is activated again to charge the  $V_{CC}$  capacitor. To prevent this  $V_{CC}$  fluctuation (charging/discharging), the  $V_{CC}$  capacitor should be chosen to have a value between 10µF and 47µF.



Figure 15. Charging V<sub>CC</sub> Capacitor through Vstr

2. Feedback Control: The FSQ100 is a voltage mode controlled device, as shown in Figure 16. Usually, an opto-coupler and shunt regulator, like KA431 are used to implement the feedback network. The feedback voltage is compared with an internally generated sawtooth waveform. This directly controls the duty cycle.

When the shunt regulator reference pin voltage exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, the feedback voltage  $V_{FB}$  is pulled down, and it reduces the duty cycle. This happens when the input voltage increases or the output load decreases.



Figure 16. PWM and Feedback Circuit

- **3. Leading Edge Blanking (LEB)**: At the instant the internal SenseFET is turned on, the primary-side capacitance and secondary-side rectifier diode reverse recovery typically causes a high-current spike through the SenseFET. Excessive voltage across the  $R_{\text{SENSE}}$  resistor lead to incorrect pulse-by-pulse current limit protection. To avoid this, a leading edge blanking (LEB) circuit disables pulse-by-pulse current-limit protection block for a fixed time ( $t_{\text{LEB}}$ ) after the SenseFET turns on.
- 4. Protection Circuit: The FSQ100 has protective functions, such as overload protection (OLP), over voltage protection (OVP), under-voltage lockout (UVLO), and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, reliability is improved without increasing costs. Once a fault condition occurs, switching is terminated and the SenseFET remains off. This causes  $V_{\text{CC}}$  to fall. When  $V_{\text{CC}}$  reaches the UVLO stop voltage V<sub>STOP</sub> (7V), the protection is reset and the internal highvoltage current source charges the V<sub>CC</sub> capacitor via the V<sub>STR</sub> pin. When V<sub>CC</sub> reaches the UVLO start voltage V<sub>START</sub> (9V), the device resumes normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated.



Figure 17. Protection Block

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated to protect the SMPS. However, even when the SMPS is operating normally, the over load protection (OLP) circuit can be activated during the load transition. To avoid this undesired operation, the OLP circuit is designed to be activated after a specified time to determine whether it is a transient situation or a true overload situation. If the output consumes more than the maximum power determined by I<sub>LIM</sub>, the output voltage (V<sub>O</sub>) decreases below its rating voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage  $(V_{FB})$ . If  $V_{FB}$ exceeds 3V, the feedback input diode is blocked and the 5µA current source (I<sub>DELAY</sub>) starts to charge C<sub>FB</sub> slowly up to V<sub>CC</sub>. In this condition, V<sub>FB</sub> increases until it reaches 4.5V, when the switching operation is terminated, as shown in Figure 18. The shutdown delay time is the time required to charge  $C_{FB}$  from 3V to 4.5V with a 5 $\mu A$ current source.



Figure 18. Overload Protection (OLP)

- **4.2 Thermal Shutdown (TSD)**: The SenseFET and the control IC are integrated, making it easier for the control IC to detect the temperature of the SenseFET. When the temperature exceeds approximately 145°C, thermal shutdown is activated.
- **5. Soft-Start**: The FPS has an internal soft-start circuit that slowly increases the feedback voltage, together with the SenseFET current, right after it starts. The typical soft-start time is 15ms, as shown in Figure 19, where progressive increment of the SenseFET current is allowed during the startup phase. Soft-start circuit progressively increases current limits to establish proper working conditions for transformers, inductors, capacitors, and switching devices. It also helps to prevent transformer saturation and reduces the stress on the secondary diode.



Figure 19. Internal Soft-Start

**6. Burst Operation**: To minimize the power dissipation in standby mode, the FSQ100 enters burst-mode operation. As the load decreases, the feedback voltage decreases. The device automatically enters burst mode when the feedback voltage drops below  $V_{\text{BURL}}$  (0.55V). At this point, switching stops and the output voltages start to drop. This causes the feedback voltage to rise. Once is passes  $V_{\text{BURH}}$  (0.70V), switching starts again. The feedback voltage falls and the process repeats. Burst-mode operation alternately enables and disables switching of the power MOSFET to reduce the switching loss in standby mode.



Figure 20. Burst Operation Block



Figure 21. Burst Operation Function

### **Application Tips**

#### 1. Methods of Reducing Audible Noise

Switching mode power converters have electronic and magnetic components that generate audible noise when the operating frequency is in the range of 20~20,000Hz. Even though they operate above 20kHz, they can make noise, depending on the load condition. Designers can employ several methods to reduce noise.

#### Glue or Varnish

The most common method involves using glue or varnish to tighten magnetic components. The motion of core, bobbin and coil, and the chattering or magnetostriction of core can cause the transformer to produce audible noise. The use of rigid glue and varnish helps reduce the transformer noise, but can crack the core. This is because sudden changes in the ambient temperature cause the core and the glue to expand or shrink in a different ratio.

#### **Ceramic Capacitor**

Using a film capacitor instead of a ceramic capacitor as a snubber capacitor is another noise-reduction solution. Some dielectric materials show a piezoelectric effect, depending on the electric field intensity. Hence, a snubber capacitor becomes one of the most significant sources of audible noise. It is possible to use a Zener clamp circuit instead of an RCD snubber for higher efficiency as and lower audible noise.

#### **Adjusting Sound Frequency**

Moving the fundamental frequency of noise out of 2~4kHz range is the third method. Generally, humans are more sensitive to noise in the range of 2~4kHz. When the fundamental frequency of noise is located in this range, the noise is perceived as louder, although the noise intensity level is identical (refer to Figure 22 Equal Loudness Curves).

When FPS acts in burst mode and the burst operation is suspected to be a source of noise, this method may be helpful. If the frequency of burst-mode operation lies in the range of 2~4 kHz, adjusting the feedback loop can shift the burst operation frequency. To reduce the burst operation frequency, increase a feedback gain capacitor  $(C_F)$ , opto-coupler supply resistor  $(R_D)$ , and feedback capacitor  $(C_B)$ ; and decrease a feedback gain resistor  $(R_F)$ , as shown in Figure 23.



Figure 22. Equal Loudness Curves



Figure 23. Typical Feedback Network of FPS™

#### 2. Reference Materials

AN-4134 — Design Guidelines for Off-line Forward Converters using FPS™

AN-4137 — Design Guidelines for Off-line Flyback Converters using FPS™

<u>AN-4138 — Design Considerations for Battery Charger</u> <u>Using Green Mode Fairchild Power Switch (FPS™)</u>

AN-4140 — Transformer Design Consideration for Offline Flyback Converters Using Fairchild Power Switch (FPS™)

<u>AN-4141 — Troubleshooting and Design Tips for</u>
<u>Fairchild Power Switch (FPS™) Flyback Applications</u>

<u>AN-4147 — Design Guidelines for RCD Snubber of</u> Flyback

AN-4148 — Audible Noise Reduction Techniques for FPS<sup>™</sup>Applications



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

Phone: 81-3-5817-1050

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

www.onsemi.com