

Is Now Part of



# **ON Semiconductor**®

# To learn more about ON Semiconductor, please visit our website at <u>www.onsemi.com</u>

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="mailto:www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to <a href="mailto:Fairchild\_questions@onsemi.com">Fairchild\_questions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or unavteries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is and its officers, employees, even if such claim any manner.

SEMICONDUCTOR

## 74ACTQ16374 16-Bit D-Type Flip-Flop with 3-STATE Outputs

#### **General Description**

The ACTQ16374 contains sixteen non-inverting D-type flipflops with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. A buffered clock (CP) and Output Enable (OE) are common to each byte and can be shorted together for full 16-bit operation.

The ACTQ16245 utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO<sup>™</sup> output control for superior performance.

#### **Features**

- Utilizes Fairchild FACT Quiet Series technology
- Guaranteed simultaneous switching noise level and dynamic threshold performance

June 1991

Revised May 2005

- Guaranteed pin-to-pin output skew
- Buffered Positive edge-triggered clock
- Separate control logic for each byte
- 16-bit version of the ACTQ374
- Outputs source/sink 24 mA
- Additional specs for Multiple Output Switching
- Output loadings specs for both 50 pF and 250 pF loads

#### **Ordering Code:**

| Order Number                                                                                         | Package Number | Package Description                                                         |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74ACTQ16374SSC                                                                                       | MS48A          | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide      |  |  |  |  |  |
| 74ACTQ16374MTD                                                                                       | MTD48          | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide |  |  |  |  |  |
| Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. |                |                                                                             |  |  |  |  |  |

| Logic          | : 8 | <b>∂y</b> ∣    | m              | bo             | Ы              |                |                |                |    |                 |     |                 |    |                  |   |                 |            |  |
|----------------|-----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----|-----------------|-----|-----------------|----|------------------|---|-----------------|------------|--|
|                |     |                |                |                |                |                |                |                |    |                 |     |                 |    |                  |   |                 |            |  |
| I <sub>O</sub> | ł   | I <sub>2</sub> | I <sub>3</sub> | 1 <sub>4</sub> | 1 <sub>5</sub> | 1 <sub>6</sub> | ŀ7             | 1 <sub>8</sub> | 9  | 1 <sub>10</sub> | 41  | <sup> </sup> 12 | 43 | ։ կ              | 4 | l <sub>15</sub> | 1          |  |
| - <b>O</b> 0E1 |     |                |                |                |                |                |                |                |    |                 |     |                 |    |                  |   | 0E <sub>2</sub> | <u>6</u> – |  |
| CP1            |     |                |                |                |                |                |                |                |    |                 |     |                 |    |                  |   | CP2             | $\vdash$   |  |
| 0 <sub>0</sub> | 01  | 02             | 03             | 04             | 05             | 06             | 0 <sub>7</sub> | 08             | 09 | 010             | 011 | 012             | 01 | 3 <sup>0</sup> 1 | 4 | 0 <sub>15</sub> |            |  |
|                |     |                |                |                |                |                |                |                |    |                 |     |                 |    |                  |   |                 | -          |  |

#### **Pin Descriptions**

| Pin                             | Description                      |
|---------------------------------|----------------------------------|
| Names                           | Description                      |
| <del>OE</del> n                 | Output Enable Input (Active LOW) |
| CPn                             | Clock Pulse Input                |
| I <sub>0</sub> -I <sub>15</sub> | Inputs                           |
| O <sub>0</sub> -O <sub>15</sub> | Outputs                          |



www.fairchildsemi.com

FACT™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation.

© 2005 Fairchild Semiconductor Corporation DS010935

FAIRCHILD

#### **Functional Description**

The ACTQ16374 consists of sixteen edge-triggered flipflops with individual D-type inputs and 3-STATE true outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. Each byte has a buffered clock and buffered Output Enable common to all flip-flops within that byte. The description which follows applies to each byte. Each flip-flop will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP<sub>n</sub>) transition. With the Output Enable  $(\overline{OE}_n)$  LOW, the contents of the flip-flops are available at the outputs. When  $\overline{OE}_n$  is HIGH, the outputs go to the high impedance state. Operation of the OE<sub>n</sub> input does not affect the state of the flip-flops.

#### **Truth Tables**

|                 | Inputs                    |                                          | Outputs                                    |
|-----------------|---------------------------|------------------------------------------|--------------------------------------------|
|                 | ·                         |                                          | -                                          |
| CP1             | OE <sub>1</sub>           | I <sub>0</sub> —I <sub>7</sub>           | 0 <sub>0</sub> –0 <sub>7</sub>             |
| \               | L                         | н                                        | н                                          |
| ~               | L                         | L                                        | L                                          |
| L               | L                         | х                                        | (Previous)                                 |
| Х               | Н                         | Х                                        | Z                                          |
|                 | • •                       |                                          | _                                          |
|                 | Inputs                    |                                          | Outputs                                    |
| CP <sub>2</sub> | Inputs<br>OE <sub>2</sub> | I <sub>8</sub> —I <sub>15</sub>          | Outputs<br>O <sub>8</sub> –O <sub>15</sub> |
| CP2             |                           | <b>I<sub>8</sub>–I<sub>15</sub></b><br>Н |                                            |
| _               | 0E <sub>2</sub>           |                                          | 0 <sub>8</sub> –0 <sub>15</sub>            |
| _               | OE <sub>2</sub>           | Н                                        | 0 <sub>8</sub> –0 <sub>15</sub>            |

H = HIGH Voltage Level

L = LOW Voltage Level

X= Immaterial

Z = HIGH Impedance

LOW-to-HIGH Transition



www.fairchildsemi.com

#### Absolute Maximum Ratings(Note 1)

| Supply Voltage (V <sub>CC</sub> )<br>DC Input Diode Current (I <sub>IK</sub> ) | -0.5V to +7.0V                  |
|--------------------------------------------------------------------------------|---------------------------------|
| $V_{I} = -0.5V$                                                                | –20 mA                          |
| $V_I = V_{CC} + 0.5V$                                                          | +20 mA                          |
| DC Output Diode Current (I <sub>OK</sub> )                                     |                                 |
| $V_{O} = -0.5V$                                                                | –20 mA                          |
| $V_{O} = V_{CC} + 0.5V$                                                        | +20 mA                          |
| DC Output Voltage (V <sub>O</sub> )                                            | –0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Source/Sink Current (I <sub>O</sub> )                                | ±50 mA                          |
| DC V <sub>CC</sub> or Ground Current                                           |                                 |
| per Output Pin                                                                 | ± 50 mA                         |
| Storage Temperature                                                            | -65°C to +150°C                 |

# Recommended Operating Conditions

| $O_{1}$ and $V_{2}$ is a $(V_{1})$              |                       |
|-------------------------------------------------|-----------------------|
| Supply Voltage (V <sub>CC</sub> )               | 4.5V to 5.5V          |
| Input Voltage (V <sub>I</sub> )                 | 0V to $V_{CC}$        |
| Output Voltage (V <sub>O</sub> )                | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> )         | -40°C to +85°C        |
| Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) | 125 mV/ns             |
| V <sub>IN</sub> from 0.8V to 2.0V               |                       |
|                                                 |                       |

74ACTQ16374

V<sub>CC</sub> @ 4.5V, 5.5V

Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications.

#### **DC Electrical Characteristics**

| Symbol           | Parameter                                | Vcc | C T <sub>A</sub> = +25°C |                       | $\textbf{T}_{A}=-40^{\circ}\textbf{C} \text{ to } +85^{\circ}\textbf{C}$ | Units | Conditions                           |  |
|------------------|------------------------------------------|-----|--------------------------|-----------------------|--------------------------------------------------------------------------|-------|--------------------------------------|--|
| Symbol           | Falanetei                                | (V) | Тур                      | Gua                   | ranteed Limits                                                           | Units | Conditiona                           |  |
| VIH              | Minimum HIGH                             | 4.5 | 1.5                      | 2.0                   | 2.0                                                                      | V     | $V_{OUT} = 0.1V$                     |  |
|                  | Input Voltage                            | 5.5 | 1.5                      | 2.0                   | 2.0                                                                      | v     | or $V_{CC} - 0.1V$                   |  |
| V <sub>IL</sub>  | Maximum LOW                              | 4.5 | 1.5                      | 0.8                   | 0.8                                                                      | V     | $V_{OUT} = 0.1V$                     |  |
|                  | Input Voltage                            | 5.5 | 1.5                      | 0.8                   | 0.8                                                                      | v     | or V <sub>CC</sub> – 0.1V            |  |
| V <sub>OH</sub>  | Minimum HIGH                             | 4.5 | 4.49                     | 4.4                   | 4.4                                                                      | V     | I <sub>OUT</sub> = -50 μA            |  |
|                  | Output Voltage                           | 5.5 | 5.49                     | 5.4                   | 5.4                                                                      | v     |                                      |  |
|                  | Ī                                        |     |                          |                       |                                                                          |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |  |
|                  |                                          | 4.5 |                          | 3.86                  | 3.76                                                                     | V     | $I_{OH} = -24 \text{ mA}$            |  |
|                  |                                          | 5.5 |                          | 4.86                  | 4.76                                                                     |       | I <sub>OH</sub> = -24 mA (Note 2)    |  |
| V <sub>OL</sub>  | Maximum LOW                              | 4.5 | 0.001                    | 0.1                   | 0.1                                                                      | V     | I <sub>OUT</sub> = 50 μA             |  |
|                  | Output Voltage                           | 5.5 | 0.001                    | 0.1                   | 0.1                                                                      | v     |                                      |  |
|                  |                                          |     |                          |                       |                                                                          |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |  |
|                  |                                          | 4.5 |                          | 0.36                  | 0.44                                                                     | V     | $I_{OL} = 24 \text{ mA}$             |  |
|                  |                                          | 5.5 |                          | 0.36                  | 0.44                                                                     |       | I <sub>OL</sub> = 24 mA (Note 2)     |  |
| l <sub>oz</sub>  | Maximum 3-STATE                          | 5.5 |                          | ± 0.5                 | ± 5.0                                                                    | μA    | $V_I = V_{IL}, V_{IH}$               |  |
|                  | Leakage Current                          |     |                          |                       |                                                                          |       | $V_O = V_{CC}$ , GND                 |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current            | 5.5 |                          | ± 0.1                 | ± 1.0                                                                    | μA    | $V_I = V_{CC}, GND$                  |  |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input           | 5.5 | 0.6                      |                       | 1.5                                                                      | mA    | $V_I = V_{CC} - 2.1V$                |  |
| I <sub>CC</sub>  | Maximum Quiescent Supply Current         | 5.5 |                          | 8.0                   | 80.0                                                                     | μA    | $V_{IN} = V_{CC} \text{ or } GND$    |  |
| I <sub>OLD</sub> | Minimum Dynamic                          | 5.5 |                          |                       | 75                                                                       | mA    | V <sub>OLD</sub> = 1.65V Max         |  |
| I <sub>OHD</sub> | Output Current (Note 3)                  | 5.5 |                          |                       | -75                                                                      | mA    | V <sub>OHD</sub> = 3.85V Min         |  |
| V <sub>OLP</sub> | Quiet Output Maximum                     | 5.0 | 0.5                      | 0.8                   |                                                                          | V     | Figure 1, Figure 2                   |  |
|                  | Dynamic V <sub>OL</sub>                  |     |                          |                       |                                                                          |       | (Note 5)(Note 6)                     |  |
| V <sub>OLV</sub> | Quiet Output                             | 5.0 | -0.5                     | -1.0                  |                                                                          | V     | Figure 1, Figure 2                   |  |
|                  | Minimum Dynamic V <sub>OL</sub>          | 0.0 |                          |                       |                                                                          | v     | (Note 5)(Note 6)                     |  |
| V <sub>OHP</sub> | Maximum Overshoot                        | 5.0 | V <sub>OH</sub> + 1.0    | V <sub>OH</sub> + 1.5 |                                                                          | V     | Figure 1, Figure 2                   |  |
|                  |                                          |     |                          |                       |                                                                          |       | (Note 4)(Note 6)                     |  |
| V <sub>OHV</sub> | Minimum V <sub>CC</sub> Droop            | 5.0 | V <sub>OH</sub> – 1.0    | V <sub>OH</sub> – 1.8 |                                                                          | V     | Figure 1, Figure 2                   |  |
|                  |                                          |     |                          |                       |                                                                          |       | (Note 4)(Note 6)                     |  |
| V <sub>IHD</sub> | Minimum HIGH Dynamic Input Voltage Level | 5.0 | 1.7                      | 2.0                   |                                                                          | V     | (Note 4)(Note 7)                     |  |
| VILD             | Maximum LOW Dynamic Input Voltage Level  | 5.0 | 1.2                      | 0.8                   |                                                                          | V     | (Note 4)(Note 7)                     |  |

**Note 3:** Maximum test duration 2.0 ms; one output loaded at a time.

Note 4: Worst case package.

Note 5: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched LOW and one output held LOW.

Note 6: Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH.

Note 7: Maximum number of data inputs (n) switching. (n - 1) input switching 0V to 3V (ACTQ). Input under test switching 3V to threshold (V<sub>ILD</sub>).

3

74ACTQ16374

## **AC Electrical Characteristics**

|                  |                         | V <sub>CC</sub> |                            | $T_A = +25 ^{\circ}C$ |     | $T_A = -40^{\circ}$     | C to +85°C |       |
|------------------|-------------------------|-----------------|----------------------------|-----------------------|-----|-------------------------|------------|-------|
| Symbol           | Parameter               | (V)             | (V) C <sub>L</sub> = 50 pF |                       |     | <b>C</b> <sub>L</sub> = | 50 pF      | Units |
|                  |                         | (Note 8)        | Min                        | Тур                   | Max | Min                     | Max        | 1     |
| f <sub>MAX</sub> | Maximum Clock Frequency | 5.0             | 71                         |                       |     | 67                      |            | MHz   |
| t <sub>PLH</sub> | Propagation Delay       | 5.0             | 3.1                        | 5.3                   | 7.9 | 3.1                     | 8.4        |       |
| t <sub>PHL</sub> | CP to On                |                 | 3.0                        | 5.1                   | 7.3 | 3.0                     | 7.8        | ns    |
| t <sub>PZH</sub> | Output Enable Time      | 5.0             | 2.5                        | 4.7                   | 7.4 | 2.5                     | 7.9        |       |
| t <sub>PZL</sub> |                         |                 | 3.0                        | 5.4                   | 8.0 | 2.0                     | 8.5        | ns    |
| t <sub>PHZ</sub> | Output Disable Time     | 5.0             | 2.1                        | 5.1                   | 7.9 | 2.1                     | 8.2        | 20    |
| t <sub>PLZ</sub> |                         |                 | 2.0                        | 4.8                   | 7.4 | 2.0                     | 7.9        | ns    |

Note 8: Voltage Range 5.0 is  $5.0V \pm 0.5V$ .

## AC Operating Requirements

| Symbol         | Parameter                                 | V <sub>CC</sub><br>(V) | T <sub>A</sub> = -<br>C <sub>L</sub> = - | +25°C<br>50 pF | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$<br>$C_L = 50 \text{ pF}$ | Units |  |
|----------------|-------------------------------------------|------------------------|------------------------------------------|----------------|------------------------------------------------------------------------|-------|--|
|                |                                           | (Note 9)               | Тур                                      | Gua            | aranteed Limits                                                        |       |  |
| t <sub>S</sub> | Setup Time, HIGH or LOW<br>Input to Clock | 5.0                    | 0.7                                      | 3.0            | 3.0                                                                    | ns    |  |
| t <sub>H</sub> | Hold Time, HIGH or LOW<br>Input to Clock  | 5.0                    | 0.8                                      | 1.0            | 1.0                                                                    | ns    |  |
| t <sub>W</sub> | CP Pulse Width,<br>HIGH or LOW            | 5.0                    | 1.5                                      | 5.0            | 5.0                                                                    | ns    |  |

Note 9: Voltage Range 5.0 is 5.0V  $\pm$  0.5V.

www.fairchildsemi.com

| <b>Extended AC Electrical</b> | <b>Characteristics</b> |
|-------------------------------|------------------------|
|-------------------------------|------------------------|

| Symbol            | Parameter            |     | = -40°C to +8<br>C <sub>L</sub> = 50 pF<br>Dutputs Switc<br>(Note 10) | T <sub>A</sub> = -40°(<br>C <sub>L</sub> = 2<br>(Not | Units     |       |     |  |
|-------------------|----------------------|-----|-----------------------------------------------------------------------|------------------------------------------------------|-----------|-------|-----|--|
|                   |                      | Min | Тур                                                                   | Max                                                  | Min       | Max   |     |  |
| t <sub>PLH</sub>  | Propagation Delay    | 4.7 |                                                                       | 13.3                                                 | 6.6       | 16.3  | ns  |  |
| t <sub>PHL</sub>  | Data to Output       | 4.6 |                                                                       | 11.4                                                 | 6.4       | 15.5  | 115 |  |
| t <sub>PZH</sub>  | Output Enable Time   | 3.5 |                                                                       | 10.4                                                 | (Note 13) |       | ns  |  |
| t <sub>PZL</sub>  |                      | 3.8 |                                                                       | 10.9                                                 |           |       |     |  |
| t <sub>PHZ</sub>  | Output Disable Time  | 3.4 |                                                                       | 8.5                                                  | (Note 14) |       | ns  |  |
| t <sub>PLZ</sub>  |                      | 3.1 |                                                                       | 8.1                                                  | (1101     | 6 14) | 115 |  |
| t <sub>OSHL</sub> | Pin to Pin Skew      |     |                                                                       | 1.3                                                  |           |       | 00  |  |
| (Note 12)         | HL Data to Output    |     |                                                                       | 1.5                                                  |           |       | ns  |  |
| tOSLH             | Pin to Pin Skew      |     |                                                                       | 2.1                                                  |           |       | ns  |  |
| (Note 12)         | LH Data to Output    |     |                                                                       | 2.1                                                  |           |       | 115 |  |
| t <sub>OST</sub>  | Pin to Pin Skew      |     |                                                                       | 4.0                                                  |           |       |     |  |
| (Note 12)         | LH/HL Data to Output |     |                                                                       | 4.0                                                  |           |       | ns  |  |

Note 10: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase (i.e., all LOW-to-HIGH, HIGH-to-LOW, etc.).

Note 11: This specification is guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 12: Skew is defined as the absolute value of the difference between the actual propagation delays for any two separate outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or any combination switching LOW-to-HIGH and/or HIGH-to-LOW (t<sub>OST</sub>).

Note 13: 3-STATE delays are load dominated and have been excluded from the datasheet.

Note 14: The Output Disable Time is dominated by the RC network (500Ω, 250 pF) on the output and has been excluded from the datasheet.

#### Capacitance

| Symbol          | Parameter                     | Тур | Units | Conditions      |
|-----------------|-------------------------------|-----|-------|-----------------|
| C <sub>IN</sub> | Input Capacitance             | 4.5 | pF    | $V_{CC} = 5.0V$ |
| C <sub>PD</sub> | Power Dissipation Capacitance | 30  | pF    | $V_{CC} = 5.0V$ |

74ACTQ16374

#### **FACT Noise Characteristics**

The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT.

Equipment:

Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture

Tektronics Model 7854 Oscilloscope

Tektronics Model 7854 Oscillosco

Procedure:

- 1. Verify Test Fixture Loading: Standard Load 50 pF,  $500 \Omega.$
- Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously.
- Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage.
- Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement.
- Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope.



 $V_{OHV}$  and  $V_{OLP}$  are measured with respect to ground reference. Input pulses have the following characteristics: f = 1 MHz, t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns, skew < 150 ps.

FIGURE 1. Quiet Output Noise Voltage Waveforms

V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>:

- Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.

V<sub>ILD</sub> and V<sub>IHD</sub>:

- Monitor one of the switching outputs using a  $50\Omega$  coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe.
- First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or step out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>.
- Next decrease the input HIGH voltage level on the, V<sub>IH</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>.
- Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements.



FIGURE 2. Simultaneous Switching Test Circuit

www.fairchildsemi.com

- - V<sub>OLV</sub>



www.fairchildsemi.com

7



www.fairchildsemi.com

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

Downloaded from Arrow.com.