

DATA SHEET

# 8G bits DDR2 Mobile RAM<sup>™</sup> PoP (12mm × 12mm, 216-ball FBGA)

# EDB8164B3PF

# **Specifications**

## Features

- JEDEC LPDDR2-S4B compliance
- DLL is not implemented
- Low power consumption
- Mobile RAM functions
- Partial Array Self-Refresh (PASR)
- Auto Temperature Compensated Self-Refresh (ATCSR) by built-in temperature sensor
- Deep power-down mode
- Per Bank Refresh
- This FBGA is suitable for Package on Package (PoP)

- Density: 8G bits
- Organization
- 2 pieces of 4Gb (16M words × 32 bits × 8 banks) in one package
- Independent 2-channel bus
- Data rate: 1066Mbps (max.)
- Package: 216-ball FBGA
- Package size: 12.0mm × 12.0mm
- Ball pitch: 0.4mm
- Lead-free (RoHS compliant) and Halogen-free
- · Power supply
- VDD1 = 1.70V to 1.95V
- VDD2, VDDQ = 1.14V to 1.30V
- Interface: HSUL\_12
- Operating case temperature range
- TC = -30°C to +85°C

# **Block Diagram**



Document No. E1786E30 (Ver. 3.0) Date Published December 2011 (K) Japan Printed in Japan URL: http://www.elpida.com

Downloaded from Arrow.com.

# EDB8164B3PF

# **Ordering Information**

| Part number      | Organization<br>(words x bits) | Clock frequency | Data rate | Read latency | Package        |
|------------------|--------------------------------|-----------------|-----------|--------------|----------------|
| EDB8164B3PF-1D-F | 128M x 64                      | 533MHz          | 1066Mbps  | 8            | —216-ball FBGA |
| EDB8164B3PF-8D-F | (128M × 32 × 2pcs)             | 400MHz          | 800Mbps   | 6            |                |

# Part Number



# CONTENTS

| pecifications1                          | 1                           |
|-----------------------------------------|-----------------------------|
| pecifications                           |                             |
| eatures1                                |                             |
| Ordering Information                    |                             |
| art Number                              |                             |
| in Configurations4                      |                             |
| in Descriptions                         |                             |
| in Capacitance                          |                             |
| ackage Drawing                          |                             |
| lode Register Specification             | lion8                       |
| . Electrical Conditions                 | 9                           |
| 1.1 Absolute Maximum Ratings9           | aximum Ratings9             |
| 1.2 Recommended DC Operating Conditions | ded DC Operating Conditions |
| . Electrical Specifications             | ons10                       |
| 2.1 DC Characteristics 1                | eristics 1                  |
| 2.2 DC Characteristics 2                | eristics 2                  |
| 2.3 AC Characteristics                  | eristics                    |

# **Pin Configurations**

/xxx indicate active low signal.

|    | 1               | 2            | 3          | 4          | 5          | 6          | 7          | 8          | 9          | 10             | 11         | 12         | 13             | 14         | 15           | 16           | 17         | 18              | 19        | 20              | 21        | 22        | 23          | 24        | 25             | 26        | 27             | 28             | 29             |
|----|-----------------|--------------|------------|------------|------------|------------|------------|------------|------------|----------------|------------|------------|----------------|------------|--------------|--------------|------------|-----------------|-----------|-----------------|-----------|-----------|-------------|-----------|----------------|-----------|----------------|----------------|----------------|
| А  | NC              | VSS          | VDD2       | DQ30<br>_a | DQ29<br>_a | VSS        | DQ26<br>_a | DQ25<br>_a | VSS        | /DQS3<br>_a    | VSS        | DQ14<br>_a | DQ13<br>_a     | VSS        | NC           | VDD2         | DQ11<br>_a | DQ10<br>_a      | DQ9<br>_a | DQS1<br>_a      | DM1<br>_a | VDDQ      | DQS0<br>_a  | DQ7<br>_a | DQ6<br>_a      | DQ4<br>_a | DQ3<br>_a      | VSS            | NC             |
| В  | VSS             | NC           | DQ31<br>_a | VDDQ       | DQ28<br>_a | DQ27<br>_a | VDDQ       | DQ24<br>_a | VDDQ       | DQS3<br>_a     | DM3<br>_a  | DQ15<br>_a | VDDQ           | VSS        | VREF<br>DQ_a | VDD2         | DQ12<br>_a | VDDQ            | DQ8<br>_a | /DQS1<br>_a     | VSS       | DM0<br>_a | /DQS0<br>_a | VSS       | VDDQ           | DQ5<br>_a | DQ2<br>_a      | NC             | VSS            |
| С  | VDD1            | DQ16<br>_b   |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VDD1           | VDD2           |
| D  | DQ17<br>_b      | VDDQ         |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | DQ1<br>_a      | VDDQ           |
| Е  | DQ18<br>b       | DQ19<br>b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | DQ0<br>_a      |
| F  | VSS             | DQ20<br>b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | DM2<br>_a      | VDDQ           |
| G  | DQ21<br>b       | VDDQ         |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | DQS2<br>_a     | /DQS2<br>_a    |
| н  | <br>DQ22<br>_b  | DQ23<br>_b   |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | DQ23<br>_a     |
| J  | VSS             | VDDQ         |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VDDQ           | <br>DQ22<br>_a |
| к  | /DQS2<br>_b     | DQS2<br>_b   |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | DQ20<br>_a     | <br>DQ21<br>a  |
| L  | DM2<br>b        | DQ0<br>_b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | <br>DQ19<br>_a | VSS            |
| М  | o<br>DQ1<br>b   | VSS          |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VDDQ           | DQ18<br>_a     |
| N  | DQ2<br>b        | VDD1         |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | DQ16<br>_a     | u<br>DQ17<br>a |
| Р  | VSS             | VSS          |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VDD2           | NC             |
| R  | VDD1            | VREF<br>DQ_b |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | CA0<br>_b      |
| т  | VDD2            |              |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | NC             | CA1<br>_b      |
| U  | VDDQ            | DQ3<br>_b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VREF<br>CA_b   | CA2<br>_b      |
| V  | DQ4<br>b        | VSS          |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | CA3<br>_b      |
| W  | DQ6<br>b        | DQ5<br>_b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | CA4<br>_b      | NC             |
| Y  | VDDQ            | DQ7          |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | /CS<br>_b      | NC             |
| AA | DQS0<br>_b      | /DQS0<br>_b  |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | CKE<br>_b      |
| AB | DM0<br>_b       | VSS          | 1          |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | CK_b           | /CK_b          |
| AC | VDDQ            | DM1<br>_b    | 1          |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | NC             | CA5<br>_b      |
| AD | /DQS1<br>_b     | DQS1<br>b    |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | CA7<br>_b      | CA6<br>_b      |
| AE | DQ8<br>b        | VSS          |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | CA8<br>_b      | NC             |
| AF | _b<br>DQ9<br>_b | VDDQ         |            |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VSS            | CA9<br>_b      |
| AG | 5<br>DQ10<br>b  | DQ11<br>_b   | 1          |            |            |            |            |            |            |                |            |            |                |            |              |              |            |                 |           |                 |           |           |             |           |                |           |                | VDD2           | ZQ_b           |
| AH | VSS             |              | VDD2       | DQ13<br>_b | VSS        | DQ15<br>_b | DM3<br>_b  | DQS3<br>_b | VDDQ       | DQ26<br>_b     | DQ27<br>_b | VDDQ       | DQ30<br>_b     | VSS        | VDD2         | VREF<br>CA_a | CA9<br>_a  | VSS             | CA7<br>_a | CA6<br>_a       | /CK_a     | NC        | CKE<br>_a   | /CS<br>_a | CA3<br>_a      | CA2<br>_a | CA1<br>_a      | VDD1           | VSS            |
| AJ | NC              | VSS          | DQ12<br>_b | -          | DQ14<br>_b | VDDQ       | VSS        | b          | DQ24<br>_b | 0<br>DQ25<br>b |            | DQ28<br>_b | 0<br>DQ29<br>b | DQ31<br>_b | NC           | VSS          | _u<br>ZQ_a | CA8<br>a        | NC        | CA5<br>_a       | CK_a      | VSS       | NC          | NC        | CA4<br>_a      | NC        | CA0<br>_a      | VSS            | NC             |
|    | L               | I            |            |            | _0         |            |            |            | _0         | _v             | 1          | u          | _0             | _0         |              |              |            | _ <sup>ci</sup> |           | _ <sup>ci</sup> |           | 1         |             |           | _ <sup>α</sup> |           | _ <sup>α</sup> |                |                |

216-ball FBGA

(Top view)

# Pin Descriptions [DDR2 Mobile RAM\_a]

| Pin name                             | Function                                            |                                                      |  |  |  |  |
|--------------------------------------|-----------------------------------------------------|------------------------------------------------------|--|--|--|--|
| CK_a, /CK_a                          | Clock                                               |                                                      |  |  |  |  |
| CKE_a                                | Clock enable                                        |                                                      |  |  |  |  |
| /CS_a                                | Chip select                                         |                                                      |  |  |  |  |
| CA0_a to CA9_a                       | (Address configura<br>DDR command/address inputs    | tions: Row:R0-R13,<br>Column:C0-C9,<br>Bank:BA0-BA2) |  |  |  |  |
| DM0_a to DM3_a                       | Input data mask                                     |                                                      |  |  |  |  |
| DQ0_a to DQ31_a                      | Data input/output                                   |                                                      |  |  |  |  |
| DQS0_a to DQS3_a, /DQS0_a to /DQS3_a | Data strobe                                         |                                                      |  |  |  |  |
| VREFCA_a                             | Reference voltage for CA input receiver             |                                                      |  |  |  |  |
| VREFDQ_a                             | Reference voltage for DQ input receiver             |                                                      |  |  |  |  |
| ZQ_a                                 | Reference pin for output drive strength calibration |                                                      |  |  |  |  |

# [DDR2 Mobile RAM\_b]

| Pin name                             | Function                                               |                                               |  |  |  |  |
|--------------------------------------|--------------------------------------------------------|-----------------------------------------------|--|--|--|--|
| CK_b, /CK_b                          | Clock                                                  |                                               |  |  |  |  |
| CKE_b                                | Clock enable                                           |                                               |  |  |  |  |
| /CS_b                                | Chip select                                            |                                               |  |  |  |  |
| CA0_b to CA9_b                       | (Address configurations:<br>DDR command/address inputs | Row:R0-R13,<br>Column:C0-C9,<br>Bank:BA0-BA2) |  |  |  |  |
| DM0_b to DM3_b                       | Input data mask                                        |                                               |  |  |  |  |
| DQ0_b to DQ31_b                      | Data input/output                                      |                                               |  |  |  |  |
| DQS0_b to DQS3_b, /DQS0_b to /DQS3_b | Data strobe                                            |                                               |  |  |  |  |
| VREFCA_b                             | Reference voltage for CA input receiver                |                                               |  |  |  |  |
| VREFDQ_b                             | Reference voltage for DQ input receiver                |                                               |  |  |  |  |
| ZQ_b                                 | Reference pin for output drive strength calibration    |                                               |  |  |  |  |

## [Common]

| Pin name         | Function                                            |
|------------------|-----------------------------------------------------|
| VDD1             | Core power supply 1                                 |
| VDD2             | Core power supply 2 and input receiver power supply |
| VDDQ             | I/O power supply                                    |
| VSS              | Ground                                              |
| NC <sup>*1</sup> | No connection                                       |

Note: 1. Not internally connected.

# **Pin Capacitance**

| Parameter                     | Symbol | Pins                                                       | min. | max. | Unit | Note    |
|-------------------------------|--------|------------------------------------------------------------|------|------|------|---------|
| Input capacitance             | CI1    | CK_a, /CK_a, CK_b, /CK_b                                   | 1.5  | 3.5  | pF   | 1, 2    |
|                               | CI2    | All other DDR2 Mobile RAM input only pins                  | 1.5  | 3.5  | pF   | 1, 2    |
| Data input/output capacitance | CI/O   | DQ_a, DQ_b, DM_a, DM_b,<br>DQS_a, /DQS_a, DQS_b,<br>/DQS_b | 2.0  | 5.0  | pF   | 1, 2, 3 |
|                               | CZQ    | ZQ_a, ZQ_b                                                 | 1.5  | 3.5  | pF   | 1, 2, 3 |

Notes: 1. This parameter is not subject to production test. It is verified by design and characterization.

2. These parameters are measured on f = 100MHz, VOUT = VDDQ/2, TA =  $+25^{\circ}$ C.

3. DOUT circuits are disabled.

# **Package Drawing**

## 216-ball FBGA

Solder ball: Lead free



ECA-TS2-0440-01

# Mode Register Specification

The following table shows the specifications of mode register values (MR5, 6, 7, 8) for the manufacturer ID and the device descriptions such as DRAM type, density, I/O and die revision.

| MR# | MA <7:0> | OP7                       | OP6                      | OP5 | OP4        | OP3       | OP2 | OP1 | OP0 |  |  |  |  |
|-----|----------|---------------------------|--------------------------|-----|------------|-----------|-----|-----|-----|--|--|--|--|
| 5   | 05h      | 0                         | 0                        | 0   | 0          | 0         | 0   | 1   | 1   |  |  |  |  |
| 5   | 0011     |                           | Manufacturer ID : ELPIDA |     |            |           |     |     |     |  |  |  |  |
| 6 0 | 06h      | 0                         | 0                        | 0   | 0          | 0         | 0   | 0   | 0   |  |  |  |  |
| 0   |          | Die Revision : Revision A |                          |     |            |           |     |     |     |  |  |  |  |
| 7   | 07h      | 0                         | 0                        | 0   | 0          | 0         | 0   | 0   | 0   |  |  |  |  |
| 1   | 0/11     |                           | RFU : Default value      |     |            |           |     |     |     |  |  |  |  |
| 8   | 08h      | 0                         | 0                        | 0   | 1          | 1         | 0   | 0   | 0   |  |  |  |  |
| 0   | 0011     | I/O :                     | ×32                      |     | Density of | Type : S4 |     |     |     |  |  |  |  |

Note: 1. The register values specify monolithic die information in a package.

Therefore, please refer to the block diagram for understanding whole memory configuration of the product containing multiple dice in a package.

# 1. Electrical Conditions

- All voltages are referenced to VSS (GND)
- Execute power-up and Initialization sequence before proper device operation is achieved.
- Operation or timing that is not specified is illegal, and after such an event, in order to guarantee proper operation, the DDR2 Mobile RAM Device must be powered down and then restarted through the specialized initialization sequence before normal operation can continue.

### 1.1 Absolute Maximum Ratings

| Parameter                            | Symbol    | min. | max. | Unit | Note |
|--------------------------------------|-----------|------|------|------|------|
| VDD1 supply voltage relative to VSS  | VDD1      | -0.4 | 2.3  | V    | 2    |
| VDD2 supply voltage relative to VSS  | VDD2      | -0.4 | 1.6  | V    | 2    |
| VDDQ supply voltage relative to VSSQ | VDDQ      | -0.4 | 1.6  | V    | 2, 3 |
| Voltage on any ball relative to VSS  | VIN, VOUT | -0.4 | 1.6  | V    |      |
| Storage Temperature                  | TSTG      | -55  | 125  | °C   |      |

### Table 1 Absolute Maximum Ratings

Notes: 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. See Power-Ramp section "Power-up, initialization and Power-Off" in the individual DDR2 Mobile RAM data sheet for relationship between power supplies.

3. VREF  $\leq$  0.6 x VDDQ; however, VREF may be  $\geq$  VDDQ provided that VREF  $\leq$  300mV.

4. Storage Temperature is the case surface temperature on the center/top side of the DDR2 Mobile RAM Device. For the measurement conditions, please refer to JESD51-2 standard.

#### Caution

Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability.

#### 1.2 Recommended DC Operating Conditions

#### Table 2 Recommended DC Operating Conditions(TC = $-30^{\circ}$ C to $+85^{\circ}$ C)

| Parameter                       | Symbol | min. | typ. | max. | Unit |
|---------------------------------|--------|------|------|------|------|
| Core Power1                     | VDD1   | 1.70 | 1.80 | 1.95 | V    |
| Core Power2, Input Buffer Power | VDD2   | 1.14 | 1.20 | 1.30 | V    |
| I/O Buffer Power                | VDDQ   | 1.14 | 1.20 | 1.30 | V    |

# 2. Electrical Specifications

# 2.1 DC Characteristics 1

(TC = -30°C to +85°C, VDD1 = 1.70V to 1.95V, VDD2, VDDQ = 1.14V to 1.30V)

# Table 3 IDD Specification Parameters and Operating Conditions

| Symbol    | Power  | 1066 | 800  | Unit | Parameter/Condition                                                                                          |
|-----------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------|
|           | Supply | max. | max. |      |                                                                                                              |
| IDD0_1    | VDD1   | 22   | 22   | mA   | All devices in operating one bank active-precharge                                                           |
| IDD0_2    | VDD2   | 110  | 104  | mA   | tCK = tCK(avg)min; tRC = tRCmin; CKE is HIGH;<br>/CS is HIGH between valid commands;                         |
| IDD0_IN   | VDDQ   | 2.0  | 2.0  | mA   | CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE                                                   |
| IDD2P_1   | VDD1   | 0.8  | 0.8  | mA   | All devices in idle power-down standby current                                                               |
| IDD2P_2   | VDD2   | 1.8  | 1.8  | mA   | tCK = tCK(avg)min; CKE is LOW; /CS is HIGH; All banks idle;<br>CA bus inputs are SWITCHING;                  |
| IDD2P_IN  | VDDQ   | 0.2  | 0.2  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD2PS_1  | VDD1   | 0.8  | 0.8  | mA   | All devices in idle power-down standby current with clock stop                                               |
| IDD2PS_2  | VDD2   | 1.8  | 1.8  | mA   | CK=LOW, /CK=HIGH; CKE is LOW; /CS is HIGH; All banks idle;<br>CA bus inputs are STABLE;                      |
| IDD2PS_IN | VDDQ   | 0.2  | 0.2  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD2N_1   | VDD1   | 1.2  | 1.2  | mA   | All devices in idle non power-down standby current                                                           |
| IDD2N_2   | VDD2   | 30   | 24   | mA   | tCK = tCK(avg)min; CKE is HIGH; /CS is HIGH; All banks idle;<br>CA bus inputs are SWITCHING;                 |
| IDD2N_IN  | VDDQ   | 2.0  | 2.0  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD2NS_1  | VDD1   | 1.2  | 1.2  | mA   | All devices in idle non power-down standby current with clock stop                                           |
| IDD2NS_2  | VDD2   | 14   | 14   | mA   | CK=LOW, /CK=HIGH; CKE is HIGH; /CS is HIGH; All banks idle;<br>CA bus inputs are STABLE;                     |
| IDD2NS_IN | VDDQ   | 2.0  | 2.0  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD3P_1   | VDD1   | 1.4  | 1.4  | mA   | All devices in active power-down standby current                                                             |
| IDD3P_2   | VDD2   | 11   | 11   | mA   | tCK = tCK(avg)min; CKE is LOW; /CS is HIGH; One bank active;<br>CA bus inputs are SWITCHING;                 |
| IDD3P_IN  | VDDQ   | 0.2  | 0.2  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD3PS_1  | VDD1   | 1.4  | 1.4  | mA   | All devices in active power-down standby current with clock stop                                             |
| IDD3PS_2  | VDD2   | 11   | 11   | mA   | CK=LOW, /CK=HIGH; CKE is LOW; /CS is HIGH; One bank active;<br>CA bus inputs are STABLE;                     |
| IDD3PS_IN | VDDQ   | 0.2  | 0.2  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD3N_1   | VDD1   | 2.0  | 2.0  | mA   | All devices in active non power-down standby current                                                         |
| IDD3N_2   | VDD2   | 44   | 38   | mA   | tCK = tCK(avg)min; CKE is HIGH; /CS is HIGH; One bank active;<br>CA bus inputs are SWITCHING;                |
| IDD3N_IN  | VDDQ   | 2.0  | 2.0  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD3NS_1  | VDD1   | 2.0  | 2.0  | mA   | All devices in active non power-down standby current with clock stop                                         |
| IDD3NS_2  | VDD2   | 30   | 30   | mA   | CK=LOW, /CK=HIGH; CKE is HIGH; /CS is HIGH; One bank active;<br>CA bus inputs are STABLE;                    |
| IDD3NS_IN | VDDQ   | 2.0  | 2.0  | mA   | Data bus inputs are STABLE                                                                                   |
| IDD4R_1   | VDD1   | 4.0  | 4.0  | mA   | All devices in operating burst read<br>tCK = tCK(avg)min; /CS is HIGH between valid commands;                |
| IDD4R_2   | VDD2   | 380  | 300  | mA   | One bank active; BL = 4; RL = RLmin;<br>CA bus inputs are SWITCHING;<br>50% data change each burst transfer; |

| Symbol    | Power  | 1066 | 800  | Unit | Parameter/Condition                                                                                 |
|-----------|--------|------|------|------|-----------------------------------------------------------------------------------------------------|
|           | Supply | max. | max. |      |                                                                                                     |
| IDD4W_1   | VDD1   | 4.0  | 4.0  | mA   | All devices in operating burst write                                                                |
| IDD4W_2   | VDD2   | 440  | 360  | mA   | tCK = tCK(avg)min; /CS is HIGH between valid commands;<br>One bank active; BL = 4; WL = WLmin;      |
| IDD4W_IN  | VDDQ   | 2.0  | 2.0  | mA   | CA bus inputs are SWITCHING;<br>50% data change each burst transfer;                                |
| IDD5_1    | VDD1   | 80   | 80   | mA   | All devices in all bank auto-refresh                                                                |
| IDD5_2    | VDD2   | 300  | 300  | mA   | tCK = tCK(avg)min; CKE is HIGH between valid commands;<br>tRC = tRFCabmin; Burst refresh;           |
| IDD5_IN   | VDDQ   | 2.0  | 2.0  | mA   | CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE;                                         |
| IDD5AB_1  | VDD1   | 4.0  | 4.0  | mA   | All devices in all bank auto-refresh                                                                |
| IDD5AB_2  | VDD2   | 32   | 30   | mA   | tCK = tCK(avg)min; CKE is HIGH between valid commands; tRC = tREFI;<br>CA bus inputs are SWITCHING; |
| IDD5AB_IN | VDDQ   | 2.0  | 2.0  | mA   | Data bus inputs are STABLE;                                                                         |
| IDD5PB_1  | VDD1   | 4.0  | 4.0  | mA   | All devices in per bank auto-refresh                                                                |
| IDD5PB_2  | VDD2   | 32   | 30   | mA   | tCK = tCK(avg)min; CKE is HIGH between valid commands;<br>tRC = tREFI/8;                            |
| IDD5PB_IN | VDDQ   | 2.0  | 2.0  | mA   | CA bus inputs are SWITCHING;<br>Data bus inputs are STABLE;                                         |
| IDD8_1    | VDD1   | 32   | 32   | μA   | All devices in deep power-down                                                                      |
| IDD8_2    | VDD2   | 12   | 12   | μA   | CK = LOW, /CK = HIGH; CKE is LOW;<br>CA bus inputs are STABLE;                                      |
| IDD8_IN   | VDDQ   | 24   | 24   | μA   | Data bus inputs are STABLE;                                                                         |

11

Table 3 IDD Specification Parameters and Operating Conditions (cont'd)

Notes: 1. IDD values published are the maximum of the distribution of the arithmetic mean.

2. IDD current specifications are tested after the device is properly initialized.

| Parameter            |            | Symbol  | Value | Unit | Condition                            |  |  |
|----------------------|------------|---------|-------|------|--------------------------------------|--|--|
| Self-Refresh Current |            | IDD6_1  | 600   | μA   | All devices in self-refresh          |  |  |
| +45°C                | Full Array | IDD6_2  | 1700  | μA   | CK = LOW, /CK = HIGH;<br>CKE is LOW; |  |  |
|                      |            | IDD6_IN | 20    | μA   | CA bus inputs are STABLE;            |  |  |
|                      |            | IDD6_1  | 400   | μA   | Data bus inputs are STABLE;          |  |  |
|                      | 1/2 Array  | IDD6_2  | 1000  | μA   |                                      |  |  |
|                      |            | IDD6_IN | 20    | μA   |                                      |  |  |
|                      |            | IDD6_1  | 300   | μA   | 1                                    |  |  |
|                      | 1/4 Array  | IDD6_2  | 600   | μA   | 1                                    |  |  |
|                      |            | IDD6_IN | 20    | μA   |                                      |  |  |
|                      | 1/8 Array  | IDD6_1  | 240   | μA   |                                      |  |  |
|                      |            | IDD6_2  | 400   | μA   |                                      |  |  |
|                      |            | IDD6_IN | 20    | μA   |                                      |  |  |
| Self-Refresh Current | Full Array | IDD6_1  | 1800  | μA   |                                      |  |  |
| +85°C                |            | IDD6_2  | 6400  | μΑ   |                                      |  |  |
|                      |            | IDD6_IN | 24    | μA   |                                      |  |  |
|                      |            | IDD6_1  | 1100  | μA   |                                      |  |  |
|                      | 1/2 Array  | IDD6_2  | 4800  | μΑ   |                                      |  |  |
|                      |            | IDD6_IN | 24    | μA   |                                      |  |  |
|                      |            | IDD6_1  | 800   | μΑ   |                                      |  |  |
|                      | 1/4 Array  | IDD6_2  | 4000  | μΑ   |                                      |  |  |
|                      |            | IDD6_IN | 24    | μA   |                                      |  |  |
|                      |            | IDD6_1  | 640   | μΑ   | 1                                    |  |  |
|                      | 1/8 Array  | IDD6_2  | 3600  | μΑ   | 1                                    |  |  |
|                      |            | IDD6_IN | 24    | μΑ   | 1                                    |  |  |

Note: 1. IDD6 85°C is the maximum and IDD6 45°C is typical of the distribution of the arithmetic mean.

#### 2.2 DC Characteristics 2

#### (TC = -30°C to +85°C, VDD1 = 1.70V to 1.95V, VDD2, VDDQ = 1.14V to 1.30V)

### Table 5 Electrical Characteristics and Operating Conditions

| Symbol | min. | max. | Unit | Parameter/Condition                                                                                                            | Note |
|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------|------|
| IL     | -2   | +2   | μΑ   | Input leakage current:<br>For CA, CKE, /CS, CK, /CK<br>Any input $0V \le VIN \le VDD2$<br>(All other pins not under test = 0V) | 2    |
| IVREF  | -1   | +1   | μA   | VREF supply leakage current:<br>VREFDQ = VDDQ/2 or VREFCA = VDD2/2<br>(All other pins not under test = 0V)                     | 1    |

Notes: 1. The minimum limit requirement is for testing purposes. The leakage current on VREFCA and VREFDQ pins should be minimal.

2. Although DM is for input only, the DM leakage shall match the DQ and DQS, /DQS output leakage specification.

12

## 2.3 AC Characteristics

(TC = -30°C to +85°C, VDD1 = 1.70V to 1.95V, VDD2, VDDQ = 1.14V to 1.30V)

| Table 6 AC Characteristics Table <sup>**</sup> | Table 6 | AC Characteristics Table* | 6 |
|------------------------------------------------|---------|---------------------------|---|
|------------------------------------------------|---------|---------------------------|---|

| Parameter                                                                       | Symbol                 | min.<br>max. | min.<br>tCK <sup>*9</sup> | 1066                                                                               | 800               | Unit       |  |
|---------------------------------------------------------------------------------|------------------------|--------------|---------------------------|------------------------------------------------------------------------------------|-------------------|------------|--|
| Max. Frequency <sup>*4</sup>                                                    |                        |              | —                         | 533                                                                                | 400               | MHz        |  |
| Clock Timing                                                                    | 1                      |              | <u> </u>                  |                                                                                    |                   |            |  |
| Average Clock Period                                                            | tCK(avg)               | min.         | —                         | 1.875                                                                              | 2.5               | ns         |  |
| Average Clock Ferrou                                                            | (avg)                  | max.         | -                         | 1(                                                                                 | 00                | ns         |  |
| Average high pulse width                                                        | tCH(avg)               | min.         | -                         | 0.45                                                                               |                   | tCK(avg)   |  |
|                                                                                 | (uvg)                  | max.         | _                         | 0.9                                                                                | 0.55              |            |  |
| Average low pulse width                                                         | tCL(avg)               | min.         | _                         | 0.4                                                                                | 45                | tCK(avg)   |  |
|                                                                                 | (OL(avg)               | max.         | —                         | 0.:                                                                                | 55                | ion(avg)   |  |
| Absolute Clock Period                                                           | tCK(abs)               | min.         | —                         | tCK(avg)(min.) -                                                                   | + tJIT(per)(min.) | ps         |  |
| Absolute clock HIGH pulse width (with allowed jitter)                           | tCH(abs),              | min.         | -                         | 0.4                                                                                | 43                | tCK(avg)   |  |
|                                                                                 | allowed                | max.         | -                         | 0.                                                                                 | 57                | icit(avg)  |  |
| Absolute clock LOW pulse width (with allowed jitter)                            | tCL(abs),              | min.         | —                         | 0.4                                                                                | 0.43              |            |  |
| Absolute clock LOW pulse width (with allowed jitter)                            | allowed                | max.         | —                         | 0.4                                                                                | 57                | tCK(avg)   |  |
| Clock Period Jitter (with allowed jitter)                                       | tJIT(per),<br>allowed  | min.         | —                         | -90                                                                                | -100              | ps         |  |
|                                                                                 |                        | max.         | —                         | 90                                                                                 | 100               |            |  |
| Maximum Clock Jitter between two consecutive clock cycles (with allowed jitter) | tJIT(cc),<br>allowed   | max.         | _                         | 180                                                                                | 200               | ps         |  |
| Duty cycle Jitter (with allowed jitter)                                         | tJIT(duty),<br>allowed | min.         | _                         | min((tCH(abs),min -<br>tCH(avg),min), (tCL(abs),min -<br>tCL(avg),min)) × tCK(avg) |                   | – ps       |  |
|                                                                                 |                        | max.         | _                         | max((tCH(abs),max -<br>tCH(avg),max), (tCL(abs),max -<br>tCL(avg),max)) × tCK(avg) |                   |            |  |
| Cumulative error across 2 cycles                                                | tERR(2per),            | min.         | —                         | -132                                                                               | -147              |            |  |
|                                                                                 | allowed                | max.         | _                         | 132                                                                                | 147               | - ps       |  |
| Cumulative error across 3 cycles                                                | tERR(3per),            | min.         | —                         | -157                                                                               | -175              |            |  |
|                                                                                 | allowed                | max.         | —                         | 157                                                                                | 175               | ps         |  |
| Cumulative error across 4 cycles                                                | tERR(4per),            | min.         | —                         | -175                                                                               | -194              |            |  |
| Cumulative error across 4 cycles                                                | allowed                | max.         | —                         | 175                                                                                | 194               | – ps       |  |
| Cumulative error across 5 cycles                                                | tERR(5per),            | min.         | -                         | -188                                                                               | -209              | <b>D</b> C |  |
| Cumulative error across 5 cycles                                                | allowed                | max.         | —                         | 188                                                                                | 209               | _ ps       |  |
|                                                                                 | tERR(6per),<br>allowed | min.         | -                         | -200                                                                               | -222              |            |  |
| Cumulative error across 6 cycles                                                |                        | max.         | —                         | 200                                                                                | 222               | _ ps       |  |
|                                                                                 | tERR(7per),            | min.         | -                         | -209                                                                               | -232              |            |  |
| Cumulative error across 7 cycles                                                | allowed                | max.         | -                         | 209                                                                                | 232               | ps         |  |

| Parameter                                        | Symbol                 | min.<br>max. | min.<br>tCK <sup>*9</sup> | 1066                                                                     | 800                                      | Unit     |  |
|--------------------------------------------------|------------------------|--------------|---------------------------|--------------------------------------------------------------------------|------------------------------------------|----------|--|
|                                                  | tERR(8per),<br>allowed | min.         | —                         | -217                                                                     | -241                                     |          |  |
| Cumulative error across 8 cycles                 |                        | max.         | —                         | 217                                                                      | 241                                      | - ps     |  |
| Cumulative error across 9 cycles                 | tERR(9per),<br>allowed | min.         | —                         | -224                                                                     | -249                                     | ps       |  |
|                                                  |                        | max.         | —                         | 224                                                                      | 249                                      | μ3       |  |
| Cumulative error across 10 cycles                | tERR(10per),           | min.         | _                         | -231                                                                     | -257                                     | ps       |  |
|                                                  | allowed                | max.         | _                         | 231 257                                                                  |                                          | P0       |  |
| Cumulative error across 11 cycles                | tERR(11per),           | min.         | _                         | -237                                                                     | -263                                     | ps       |  |
|                                                  | allowed                | max.         | —                         | 237                                                                      | 263                                      | P.       |  |
| Cumulative error across 12 cycles                | tERR(12per),           | min.         |                           | -242                                                                     | -269                                     | ps       |  |
|                                                  | allowed                | max.         | —                         | 242                                                                      | 269                                      | P*       |  |
| Cumulative error across n = 13, 14 49, 50 cycles | tERR(nper),            | min.         | _                         | tERR(nper),allowed,min. =<br>(1 + 0.68ln(n)) ×<br>tJIT(per),allowed,min. |                                          | 20       |  |
|                                                  | allowed                | max.         | _                         | · ·                                                                      | llowed,max. =<br>8ln(n)) ×<br>lowed,max. | – ps     |  |
| Read Parameters                                  |                        |              | <u> </u>                  |                                                                          |                                          |          |  |
| DQS output access time from CK, /CK              | tDQSCK                 | min.         | —                         | 2500                                                                     |                                          | ne       |  |
| Das output access time norm on, /or              | IDQUOR                 | max.         | —                         | 5500                                                                     |                                          | ps       |  |
| DQSCK Delta Short <sup>*15</sup>                 | tDQSCKDS               | max.         | —                         | 330                                                                      | 450                                      | ps       |  |
| DQSCK Delta Medium <sup>*16</sup>                | tDQSCKDM               | max.         | —                         | 680                                                                      | 900                                      | ps       |  |
| DQSCK Delta Long <sup>*17</sup>                  | tDQSCKDL               | max.         | —                         | 920                                                                      | 1200                                     | ps       |  |
| DQS – DQ skew                                    | tDQSQ                  | max.         | —                         | 200                                                                      | 240                                      | ps       |  |
| Data hold skew factor                            | tQHS                   | max.         | _                         | 230                                                                      | 280                                      | ps       |  |
| DQS Output High Pulse Width                      | tQSH                   | min.         | —                         | tCH(ab                                                                   | s) - 0.05                                | tCK(avg) |  |
| DQS Output Low Pulse Width                       | tQSL                   | min.         | —                         | tCL(abs                                                                  | s) - 0.05                                | tCK(avg) |  |
| Data Half Period                                 | tQHP                   | min.         | —                         | min(tQS                                                                  | H, tQSL)                                 | tCK(avg) |  |
| DQ / DQS output hold time from DQS               | tQH                    | min.         | —                         | tQHP - tQHS                                                              |                                          | ps       |  |
| Read preamble <sup>*12,*13</sup>                 | tRPRE                  | min.         | —                         | 0.9                                                                      |                                          | tCK(avg) |  |
| Read postamble <sup>*12,*14</sup>                | tRPST                  | min.         | —                         | tCL(abs) - 0.05                                                          |                                          | tCK(avg) |  |
| DQS low-Z from clock*12                          | tLZ(DQS)               | min.         | _                         | tDQSCK(min.) - 300                                                       |                                          | ps       |  |
| DQ low-Z from clock <sup>*12</sup>               | tLZ(DQ)                | min.         |                           | tDQSCK(min.) -<br>(1.4 × tQHS(max.))                                     |                                          | ps       |  |
| DQS high-Z from clock <sup>*12</sup>             | tHZ(DQS)               | max.         | —                         | tDQSCK(r                                                                 | nax.) - 100                              | ps       |  |
| DQ high-Z from clock <sup>*12</sup>              | tHZ(DQ)                | max.         | —                         | tDQSCK<br>(1.4 × tDQ                                                     | (max.) +<br>SQ(max.))                    | ps       |  |

# Table 6 AC Characteristics Table<sup>\*6</sup> (cont'd)

| Parameter                                             | Symbol               | min.<br>max. | min.<br>tCK <sup>*9</sup> | 1066 | 800      | Unit     |
|-------------------------------------------------------|----------------------|--------------|---------------------------|------|----------|----------|
| Write Parameters <sup>*11</sup>                       |                      |              |                           |      |          |          |
| DQ and DM input hold time (VREF based)                | tDH                  | min.         | —                         | 210  | 270      | ps       |
| DQ and DM input setup time (VREF based)               | tDS                  | min.         | —                         | 210  | 270      | ps       |
| DQ and DM input pulse width                           | tDIPW                | min.         | —                         | 0.   | tCK(avg) |          |
| Write command to 1st DQS latching transition          | tDQSS                | min.         | —                         | 0.75 |          | tCK(avg) |
|                                                       | 10000                | max.         | —                         | 1.   | 25       |          |
| DQS input high-level width                            | tDQSH                | min.         | -                         | 0    | .4       | tCK(avg) |
| DQS input low-level width                             | tDQSL                | min.         | _                         | 0    | .4       | tCK(avg) |
| DQS falling edge to CK setup time                     | tDSS                 | min.         | —                         | 0    | .2       | tCK(avg) |
| DQS falling edge hold time from CK                    | tDSH                 | min.         | —                         | 0    | .2       | tCK(avg) |
| Write postamble                                       | tWPST                | min.         | -                         | 0    | .4       | tCK(avg) |
| Write preamble                                        | tWPRE                | min.         | -                         | 0.   | 35       | tCK(avg) |
| CKE Input Parameters                                  |                      |              |                           |      |          |          |
| CKE min. pulse width (high and low pulse width)       | tCKE                 | min.         | 3                         | ;    | 3        | tCK(avg) |
| CKE input setup time                                  | tISCKE <sup>*2</sup> | min.         | —                         | 0.25 |          | tCK(avg) |
| CKE input hold time                                   | tIHCKE <sup>*3</sup> | min.         | —                         | 0.25 |          | tCK(avg) |
| Command Address Input Parameters*11                   |                      |              |                           |      |          |          |
| Address and control input setup time                  | tIS <sup>*1</sup>    | min.         | _                         | 220  | 290      | ps       |
| Address and control input hold time                   | tlH <sup>*1</sup>    | min.         | —                         | 220  | 290      | ps       |
| Address and control input pulse width                 | tIPW                 | min.         | —                         | 0.   | 40       | tCK(avg) |
| Boot Parameters (10 MHz – 55 MHz) <sup>*5,*7,*8</sup> |                      |              |                           |      |          |          |
| Clock Cycle Time                                      | tCKb                 | max.         | —                         | 100  |          | ns       |
|                                                       | lond                 | min.         | _                         | 1    | 8        | - 113    |
| CKE Input Setup Time                                  | tISCKEb              | min.         | _                         | 2    | .5       | ns       |
| CKE Input Hold Time                                   | tIHCKEb              | min.         | _                         | 2.5  |          | ns       |
| Address & Control Input Setup Time                    | tISb                 | min.         | _                         | 1150 |          | ps       |
| Address & Control Input Hold Time                     | tIHb                 | min.         | -                         | 1150 |          | ps       |
| DQS Output Data Access Time from CK, /CK              | tDQSCKb              | min.         | —                         | 2    | .0       | ns       |
|                                                       | 12 400113            | max.         | —                         | 10.0 |          |          |
| Data Strobe Edge to Ouput Data Edge tDQSQb - 1.2      | tDQSQb               | max.         | _                         | 1.2  |          | ns       |
| Data Hold Skew Factor                                 | tQHSb                | max.         | -                         | 1    | 1.2      |          |
| Mode Register Parameters                              |                      |              |                           |      |          |          |
| Mode Register Write command period                    | tMRW                 | min.         | 5                         | ł    | 5        | tCK(avg) |
| Mode Register Read command period                     | tMRR                 | min.         | 2                         |      | 2        | tCK(avg) |

# Table 6 AC Characteristics Table<sup>\*6</sup> (cont'd)

| Parameter                                                                         | Symbol   | min.<br>max. | min.<br>tCK <sup>*9</sup> | 1066                                                                                   | 800    | Unit     |  |  |
|-----------------------------------------------------------------------------------|----------|--------------|---------------------------|----------------------------------------------------------------------------------------|--------|----------|--|--|
| DDR2 Mobile RAM Core Parameters <sup>*9</sup>                                     |          |              |                           |                                                                                        |        |          |  |  |
| Read Latency                                                                      | RL       | min.         | 3                         | 8                                                                                      | 6      | tCK(avg) |  |  |
| Write Latency                                                                     | WL       | min.         | 1                         | 4                                                                                      | 3      | tCK(avg) |  |  |
| ACTIVE to ACTIVE command period                                                   | tRC      | min.         | _                         | tRAS + tRPab<br>(with all-bank Precharge)<br>tRAS + tRPpb<br>(with per-bank Precharge) |        | ns       |  |  |
| CKE min. pulse width during Self-Refresh<br>(low pulse width during Self-Refresh) | tCKESR   | min.         | 3                         | 1                                                                                      | 5      | ns       |  |  |
| Self-refresh exit to next valid command delay                                     | tXSR     | min.         | 2                         | tRFCa                                                                                  | b + 10 | ns       |  |  |
| Exit power down to next valid command delay                                       | tXP      | min.         | 2                         | 7                                                                                      | .5     | ns       |  |  |
| CAS to CAS delay                                                                  | tCCD     | min.         | 2                         | 2                                                                                      | 2      | tCK(avg) |  |  |
| Internal Read to Precharge command delay                                          | tRTP     | min.         | 2                         | 7                                                                                      | .5     | ns       |  |  |
| RAS to CAS Delay                                                                  | tRCD     | min.         | 3                         | 1                                                                                      | 8      | ns       |  |  |
| Row Precharge Time (single bank)                                                  | tRPpb    | min.         | 3                         | 1                                                                                      | 8      | ns       |  |  |
| Row Precharge Time (all banks)                                                    | tRPab    | min.         | 3                         | 21                                                                                     |        | ns       |  |  |
|                                                                                   | 1040     | min.         | 3                         | 42                                                                                     |        | ns       |  |  |
| Row Active Time                                                                   | tRAS     | max.         | —                         | 70                                                                                     |        | μS       |  |  |
| Write Recovery Time                                                               | tWR      | min.         | 3                         | 15                                                                                     |        | ns       |  |  |
| Internal Write to Read Command Delay                                              | tWTR     | min.         | 2                         | 7.5                                                                                    |        | ns       |  |  |
| Active bank A to Active bank B                                                    | tRRD     | min.         | 2                         | 10                                                                                     |        | ns       |  |  |
| Four Bank Activate Window                                                         | tFAW     | min.         | 8                         | 5                                                                                      | 0      | ns       |  |  |
| Minimum Deep Power Down Time                                                      | tDPD     | min.         | —                         | 50                                                                                     | 00     | μS       |  |  |
| DDR2 Mobile RAM Refresh Requirement Parameter                                     | S        |              |                           |                                                                                        |        | •        |  |  |
| Refresh Window                                                                    | tREFW    | max.         | —                         | 3                                                                                      | 2      | ms       |  |  |
| Required number of REFRESH commands                                               | R        | min.         | —                         | 81                                                                                     | 92     |          |  |  |
| Average time between REFRESH commands                                             | tREFI    | max.         | —                         | 3                                                                                      | .9     | μs       |  |  |
| (for reference only)                                                              | tREFlpb  | max.         | _                         | 0.4                                                                                    | 875    | μs       |  |  |
| Refresh Cycle time                                                                | tRFCab   | min.         | _                         | 130                                                                                    |        | ns       |  |  |
| Per Bank Refresh Cycle time                                                       | tRFCpb   | min.         | —                         | 60                                                                                     |        | ns       |  |  |
| Burst Refresh Window<br>= 4 x 8 x tRFCab                                          | tREFBW   | min.         | _                         | 4.16                                                                                   |        | μs       |  |  |
| ZQ Calibration Parameters <sup>*9</sup>                                           |          |              |                           |                                                                                        |        |          |  |  |
| Initialization Calibration Time                                                   | tZQINIT  | min.         | _                         |                                                                                        | 1      | μs       |  |  |
| Long Calibration Time                                                             | tZQCL    | min.         | 6                         | 30                                                                                     | 60     | ns       |  |  |
| Short Calibration Time                                                            | tZQCS    | min.         | 6                         | 9                                                                                      | 0      | ns       |  |  |
| Calibration Reset Time                                                            | tZQRESET | min.         | 3                         | 5                                                                                      | 0      | ns       |  |  |

# Table 6 AC Characteristics Table<sup>\*6</sup> (cont'd)

- Notes: 1. Input set-up/hold time for signal(CA0 CA9, /CS).
  - 2. CKE input setup time is measured from CKE reaching high/low voltage level to CK, /CK crossing.
  - 3. CKE input hold time is measured from CK, /CK crossing to CKE reaching high/low voltage level.
  - 4. Frequency values are for reference only. Clock cycle time (tCK) shall be used to determine device capabilities.
  - To guarantee device operation before the DDR2 Mobile RAM Device is configured a number of AC boot timing parameters are defined in the Table 6 on page 13. Boot parameter symbols have the letter b appended, e.g. tCK during boot is tCKb.
  - 6. Frequency values are for reference only. Clock cycle time (tCK or tCKb) shall be used to determine device capabilities.
  - 7. The DDR2 Mobile RAM will set some Mode register default values upon receiving a RESET (MRW) command as specified in "Mode Register Definition" in the individual DDR2 Mobile RAM data sheet.
  - 8. The output skew parameters are measured with Ron default settings into the reference load.
  - 9. These parameters should be satisfied with both specification, analog (ns) value and min. tCK.
  - 10. All AC timings assume an input slew rate of 1V/ns.
  - 11. Read, Write, and Input Setup and Hold values are referenced to VREF.
  - 12. For low-to-high and high-to-low transitions the timing reference will be at the point when the signal crosses VTT. tHZ and tLZ transitions occur in the same access time (with respect to clock) as valid data transitions. These parameters are not referenced to a specific voltage level but to the time when the device output is no longer driving (for tRPST, tHZ(DQS) and tHZ(DQ)), or begins driving (for tRPRE, tLZ(DQS), tLZ(DQ)). Figure 1 shows a method to calculate the point when device is no longer driving tHZ(DQS) and tHZ(DQS) and tHZ(DQS), tLZ(DQS), tLZ(DQS), tLZ(DQ) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the calculation is consistent.



#### Figure 1 — tLZ and tHZ Method for Calculating Transition and Endpoints

The parameters tLZ(DQS), tLZ(DQ), tHZ(DQS), and tHZ(DQ) are defined as single-ended. The timing parameters tRPRE and tRPST are determined from the differential signal DQS-/DQS.

- 13. Measured from the start driving of DQS /DQS to the start driving the first rising strobe edge.
- 14. Measured from the from start driving the last falling strobe edge to the stop driving DQS /DQS.
- 15. tDQSCKDS is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a contiguous sequence of bursts within a 160ns rolling window. tDQSCKDS is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock iitter.</p>
- tDQSCKDM is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 1.6μs rolling window. tDQSCKDM is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter.
- tDQSCKDL is the absolute value of the difference between any two tDQSCK measurements (within a byte lane) within a 32ms rolling window. tDQSCKDL is not tested and is guaranteed by design. Temperature drift in the system is < 10°C/s. Values do not include clock jitter.

#### 2.3.1 HSUL\_12 Driver Output Timing Reference Load

These 'Timing Reference Loads' are not intended as a precise representation of any particular system environment or a depiction of the actual load presented by a production tester. System designers should use IBIS or other simulation tools to correlate the timing reference load to a system environment. Manufacturers correlate to their production test conditions, generally one or more coaxial transmission lines terminated at the tester electronics.



Figure 2 — HSUL\_12 Driver Output Reference Load for Timing and Slew Rate

Note: 1. All output timing parameter values (like tDQSCK, tDQSQ, tQHS, tHZ, tRPRE etc) are reported with respect to this reference load. This reference load is also used to report slew rate.

#### NOTES FOR CMOS DEVICES

#### 1 PRECAUTION AGAINST ESD FOR MOS DEVICES

Exposing the MOS devices to a strong electric field can cause destruction of the gate oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it, when once it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. MOS devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. MOS devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor MOS devices on it.

### (2) HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES

No connection for CMOS devices input pins can be a cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. The unused pins must be handled in accordance with the related specifications.

#### **③** STATUS BEFORE INITIALIZATION OF MOS DEVICES

Power-on does not necessarily define initial status of MOS devices. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the MOS devices with reset function have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. MOS devices are not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for MOS devices having reset function.

CME0107

Downloaded from Arrow.com.

#### Mobile RAM is a trademark of Elpida Memory, Inc.

#### The information in this document is subject to change without notice. Before using this document, confirm that this is the latest version.

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Elpida Memory, Inc.

Elpida Memory, Inc. does not assume any liability for infringement of any intellectual property rights (including but not limited to patents, copyrights, and circuit layout licenses) of Elpida Memory, Inc. or third parties by or arising from the use of the products or information listed in this document. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida Memory, Inc. or others.

Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of the customer's equipment shall be done under the full responsibility of the customer. Elpida Memory, Inc. assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information.

#### [Product applications]

Be aware that this product is for use in typical electronic equipment for general-purpose applications. Elpida Memory, Inc. makes every attempt to ensure that its products are of high quality and reliability. However, this product is not intended for use in the product in aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment, medical equipment for life support, or other such application in which especially high quality and reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk of bodily injury. Customers are instructed to contact Elpida Memory's sales office before using this product for such applications.

#### [Product usage]

Design your application so that the product is used within the ranges and conditions guaranteed by Elpida Memory, Inc., including the maximum ratings, operating supply voltage range, heat radiation characteristics, installation conditions and other related characteristics. Elpida Memory, Inc. bears no responsibility for failure or damage when the product is used beyond the guaranteed ranges and conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Elpida Memory, Inc. products does not cause bodily injury, fire or other consequential damage due to the operation of the Elpida Memory, Inc. product.

#### [Usage environment]

Usage in environments with special characteristics as listed below was not considered in the design. Accordingly, our company assumes no responsibility for loss of a customer or a third party when used in environments with the special characteristics listed below.

Example:

- 1) Usage in liquids, including water, oils, chemicals and organic solvents.
- 2) Usage in exposure to direct sunlight or the outdoors, or in dusty places.
- 3) Usage involving exposure to significant amounts of corrosive gas, including sea air, CL<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>x</sub>.
- 4) Usage in environments with static electricity, or strong electromagnetic waves or radiation.
- 5) Usage in places where dew forms.
- 6) Usage in environments with mechanical vibration, impact, or stress.
- 7) Usage near heating elements, igniters, or flammable items.

If you export the products or technology described in this document that are controlled by the Foreign Exchange and Foreign Trade Law of Japan, you must follow the necessary procedures in accordance with the relevant laws and regulations of Japan. Also, if you export products/technology controlled by U.S. export control regulations, or another country's export control laws or regulations, you must follow the necessary procedures in accordance with such laws or regulations.

If these products/technology are sold, leased, or transferred to a third party, or a third party is granted license to use these products, that third party must be made aware that they are responsible for compliance with the relevant laws and regulations.

M01E1007