# **5 V Dual Differential PECL** to TTL Translator

### Description

The MC100ELT23 is a dual differential PECL to TTL translator. Because PECL (Positive ECL) levels are used, only +5 V and ground are required. The small outline 8-lead package and the dual gate design of the ELT23 makes it ideal for applications which require the translation of a clock and a data signal.

The PECL inputs are differential; therefore, the MC100ELT23 can accept any standard differential PECL input referenced from a V<sub>CC</sub> of 5.0 V.

#### Features

- 3.5 ns Typical Propagation Delay
- 24 mA TTL Outputs
- Flow Through Pinouts
- The 100 Series Contains Temperature Compensation
- Operating Range  $V_{CC} = 4.75$  V to 5.25 V with GND = 0 V
- Internal Input 50 KΩ Pulldown Resistors
- These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com

### **MARKING DIAGRAMS\***





- W = Work Week
- = Pb-Free Package

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 4 of this data sheet.

<sup>©</sup> Semiconductor Components Industries, LLC, 2015 August, 2015 - Rev. 17



#### Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

#### **Table 2. ATTRIBUTES**

| Charac                           | teristics                         | Value                |
|----------------------------------|-----------------------------------|----------------------|
| Internal Input Pulldown Resisto  | )r                                | 50 kΩ                |
| Internal Input Pullup Resistor   |                                   | N/A                  |
| ESD Protection                   | Human Body Model<br>Machine Model | > 2 kV<br>> 400 V    |
| Moisture Sensitivity, Indefinite | Time Out of Drypack (Note 1)      | Pb-Free Pkg          |
|                                  | SOIC-8<br>TSSOP-8                 | Level 1<br>Level 3   |
| Flammability Rating              | Oxygen Index: 28 to 34            | UL 94 V–0 @ 0.125 in |
| Transistor Count                 |                                   | 91 Devices           |
| Meets or exceeds JEDEC Spe       | c EIA/JESD78 IC Latchup Test      |                      |

1. For additional information, see Application Note AND8003/D.

#### **Table 3. MAXIMUM RATINGS**

| Symbol           | Parameter                                | Condition 1         | Condition 2         | Rating        | Unit         |
|------------------|------------------------------------------|---------------------|---------------------|---------------|--------------|
| V <sub>CC</sub>  | Power Supply                             | GND = 0 V           |                     | 7             | V            |
| VI               | Input Voltage                            | GND = 0 V           | $V_{I} \leq V_{CC}$ | 0 to 6        | V            |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                     | -40 to +85    | °C           |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                     | -65 to +150   | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SOIC-8<br>SOIC-8    | 190<br>130    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | SOIC-8              | 41 to 44      | °C/W         |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8  | 185<br>140    | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8             | 41 to 44 ± 5% | °C/W         |
| T <sub>sol</sub> | Wave Solder Pb–Free                      | <2 to 3 sec @ 260°C |                     | 265           | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

**Table 1. PIN DESCRIPTION** 

| Pin             | Function                 |
|-----------------|--------------------------|
| Qn              | TTL Outputs              |
| Dn, Dn          | PECL Differential Inputs |
| V <sub>CC</sub> | Positive Supply          |
| GND             | Ground                   |

#### Table 4. PECL INPUT DC CHARACTERISTICS $V_{CC} = 5.0 \text{ V}$ ; GND = 0.0 V (Note 2)

|                 |                                                                 | -40°C |     | 25°C |      |     | 85°C |      |     |      |      |
|-----------------|-----------------------------------------------------------------|-------|-----|------|------|-----|------|------|-----|------|------|
| Symbol          | Characteristic                                                  | Min   | Тур | Мах  | Min  | Тур | Max  | Min  | Тур | Мах  | Unit |
| VIH             | Input HIGH Voltage (Single–Ended) (Note 3)                      | 3835  |     | 4120 | 3835 |     | 4120 | 3835 |     | 4120 | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                | 3190  |     | 3525 | 3190 |     | 3525 | 3190 |     | 3525 | mV   |
| VIHCMR          | Input HIGH Voltage Common Mode Range<br>(Differential) (Note 4) | 2.2   |     | 5.0  | 2.2  |     | 5.0  | 2.2  |     | 5.0  | V    |
| I <sub>IH</sub> | Input HIGH Current                                              |       |     | 255  |      |     | 175  |      |     | 175  | μΑ   |
| IIL             | Input LOW Current                                               | 0.5   |     |      | 0.5  |     |      | 0.5  |     |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

2. Input parameters vary 1:1 with V\_{CC}. V\_{CC} can vary  $\pm\,0.25$  V.

3. TTL output  $R_1 = 500 \Omega$  to GND.

4.  $V_{IHCMR}$  min varies 1:1 with GND,  $V_{IHCMR}$  max varies 1:1 with  $V_{CC}$ 

#### Table 5. TTL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 4.75 V to 5.25 V; $T_A$ = -40°C to 85°C

| Symbol           | Characteristic               | Condition                 | Min  | Тур | Max      | Unit |
|------------------|------------------------------|---------------------------|------|-----|----------|------|
| V <sub>OH</sub>  | Output HIGH Voltage          | I <sub>OH</sub> = -3.0 mA | 2.4  |     | (Note 5) | V    |
| V <sub>OL</sub>  | Output LOW Voltage           | I <sub>OL</sub> = 24 mA   |      |     | 0.5      | V    |
| I <sub>CCH</sub> | Power Supply Current         |                           |      | 23  | 33       | mA   |
| I <sub>CCL</sub> | Power Supply Current         |                           |      | 26  | 36       | mA   |
| I <sub>OS</sub>  | Output Short Circuit Current |                           | -150 |     | -60      | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

5. Max level is V<sub>CC</sub> – 0.7 V by design.

|                                |                                                        |     | <b>−40°C</b> |      |     | 25°C       |      |     | 85°C |      |          |
|--------------------------------|--------------------------------------------------------|-----|--------------|------|-----|------------|------|-----|------|------|----------|
| Symbol                         | Characteristic                                         | Min | Тур          | Max  | Min | Тур        | Max  | Min | Тур  | Max  | Unit     |
| f <sub>max</sub>               | Maximum Toggle Frequency                               |     |              |      |     | 100        |      |     |      |      | MHz      |
| <b>t</b> JITTER                | Random Clock Jitter (RMS)                              |     |              |      |     | 35         |      |     |      |      | ps       |
| t <sub>PLH</sub>               | Propagation Delay @ 1.5 V                              | 2.0 |              | 5.5  | 2.0 |            | 5.5  | 2.0 |      | 5.5  | ns       |
| t <sub>PHL</sub>               | Propagation Delay @ 1.5 V                              | 2.0 |              | 5.5  | 2.0 |            | 5.5  | 2.0 |      | 5.5  | ns       |
| V <sub>PP</sub>                | Input Swing (Note 8)                                   | 200 |              | 1000 | 200 |            | 1000 | 200 |      | 1000 | mV       |
| t <sub>r</sub> /t <sub>f</sub> | Output Rise Time (10–90%)<br>Output Fall Time (10–90%) |     |              |      |     | 1.6<br>1.1 |      |     |      |      | ns<br>ns |

#### Table 6. AC CHARACTERISTICS V<sub>CC</sub>= 5.0 V; GND= 0.0 V (Note 6 and Note 7)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

6. V<sub>CC</sub> can vary  $\pm$  0.25 V.

7. TTL output  $R_L = 500 \Omega$  to GND, and  $C_L = 20 \text{ pF}$  to GND. Refer to Figure 2. 8.  $V_{PP}(min)$  is the minimum input swing for which AC parameters are guaranteed. The device has a DC gain of  $\approx 40$ .



Figure 2. TTL Output Loading Used for Device Evaluation

#### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |
|-----------------|----------------------|-----------------------|
| MC100ELT23DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |
| MC100ELT23DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |
| MC100ELT23DTG   | TSSOP–8<br>(Pb–Free) | 100 Units / Rail      |
| MC100ELT23DTR2G | TSSOP–8<br>(Pb–Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                           | 98ASB42564B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |  |
|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| DESCRIPTION:                               | SOIC-8 NB PAGE 1 OF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                   |  |  |  |  |  |  |
| the suitability of its products for any pa | ON Semiconductor and I are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding<br>the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically<br>disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the<br>rights of others. |                                                                                                                                                                                   |  |  |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER EMITTER 5. BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6. BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 8. COMMON ANODE/GND STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. 4. DRAIN, #2 GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE 2. EMITTER 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 98ASB42564B                     | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DESCRIPTION: SOIC-8 NB PAGE 2 C |                                                                                                                                                                                   |  |  |  |  |  |
| ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the |                                 |                                                                                                                                                                                   |  |  |  |  |  |

7.

8

COLLECTOR, #1

COLLECTOR, #1





| DOCUMENT NUMBER:                                                                  | 98AON00236D                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                              |                                                     |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|
| DESCRIPTION: TSSOP 8 PAGE 1 OF 1                                                  |                                                                                             |                                                                                                                                                                                                                                                                                                               |                                                     |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product on<br>hcidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>circuit, and specifically |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥