

# ESDZL5-1F4

# Low clamping, low capacitance unidirectional single line ESD protection

Datasheet - production data



#### **Features**

- Low clamping voltage
- Unidirectional device
- Low leakage current
- 0201 package
- Ultra-low PCB area: 0.18 mm<sup>2</sup>
- ECOPACK®2 compliant component
- Exceeds the following standard:
  - IEC 61000-4-2 level 4 = ±30 kV (air discharge) and ±15 kV (contact discharge)

## **Applications**

Where transient overvoltage protection in ESD sensitive equipment is required, such as:

- Smartphones, mobile phones and accessories
- Tablets and notebooks
- Portable multimedia devices and accessories
- Wearable, home automation, healthcare
- Highly integrated systems

#### Description

The ESDZL5-1F4 is a unidirectional single line TVS diode designed to protect data lines or other I/O ports against ESD transients.

The device is ideal for applications where both reduced line capacitance and board space saving are required.

Figure 1: Functional diagram



Characteristics ESDZL5-1F4

## 1 Characteristics

Table 1: Absolute ratings (T<sub>amb</sub> = 25 °C)

| Symbol           | Para                                   | Value                           | Unit     |    |
|------------------|----------------------------------------|---------------------------------|----------|----|
| V <sub>PP</sub>  | Peak pulse voltage                     | Contact discharge Air discharge | 15<br>30 | kV |
| P <sub>PP</sub>  | Peak pulse power dissipation (8/20 µs) |                                 | 60       | W  |
| I <sub>PP</sub>  | Peak pulse current (8/20 µs)           | 7                               | Α        |    |
| Tj               | Operating junction temperature         | -55 to +150                     | °C       |    |
| T <sub>stg</sub> | Storage temperature range              | -65 to +150                     | °C       |    |
| TL               | Maximum lead temperature for           | 260                             | °C       |    |

Figure 2: Electrical characteristics (definitions)



Table 2: Electrical characteristics (T<sub>amb</sub> = 25 °C)

| Symbol          | Test condition                                                                      |     | Тур. | Max. | Unit |
|-----------------|-------------------------------------------------------------------------------------|-----|------|------|------|
| VF              | I <sub>F</sub> = 10 mA                                                              | 0.7 |      | 0.9  | V    |
| $V_{Trig}$      | Higher voltage than $V_{Trig}$ guarantees the protection turn-on                    | 5.8 |      | 10   | V    |
| Vн              | Lower voltage than V <sub>H</sub> guarantees the protection turn-off <sup>(1)</sup> | 4.0 | 4.6  |      | V    |
| V <sub>RM</sub> |                                                                                     |     |      | 5.5  | V    |
| I <sub>RM</sub> | V <sub>RM</sub> = 5.5 V                                                             |     |      | 100  | nA   |
| V <sub>CL</sub> | 8 kV contact discharge after 30 ns, IEC 61000-4-2-Pin1 to Pin2                      |     | 9.5  |      | V    |
| V <sub>CL</sub> | 8 kV contact discharge after 30 ns, IEC 61000-4-2-Pin2 to Pin1                      |     | 3    |      | V    |
| V <sub>CL</sub> | 8/20 μs waveform, I <sub>PP</sub> = 7 A                                             |     |      | 10   | V    |
| CLINE           | F = 1 MHz, V <sub>LINE</sub> = 0 V, V <sub>OSC</sub> = 30 mV                        |     | 7.5  | 9.5  | pF   |
| $R_D$           | Pulse duration 100 ns                                                               |     | 0.2  |      | Ω    |

#### Notes:

DocID030259 Rev 3

<sup>&</sup>lt;sup>(1)</sup>Application note: when used to protect a line connected to a DC source, the DC voltage must be lower than the minimum V<sub>H</sub> to enable the diode to return to its non-conducting state after the transient.

ESDZL5-1F4 Characteristics

## 1.1 Characteristics (curves)





Figure 5: ESD response to IEC 61000-4-2 (+8 kV contact discharge)

10V/div

10V/div

Peak clamping voltage
Clamping voltage at 30 ns
Clamping voltage at 60 ns
Clamping voltage at 100 ns









Package information ESDZL5-1F4

#### 2 **Package information**

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK® is an ST trademark.

#### 2.1 0201 package information

Figure 9: 0201 package outline





The marking codes can be rotated by 90 ° or 180° to differentiate assembly location. In no case should this product marking be used to orient the component for its placement on a PCB. Only pin 1 mark is to be used for this purpose.

DocID030259 Rev 3 4/9



ESDZL5-1F4 Package information

Table 3: 0201 package mechanical data

|      | Dimensions  |        |        |  |  |
|------|-------------|--------|--------|--|--|
| Ref. | Millimeters |        |        |  |  |
|      | Min.        | Тур.   | Max.   |  |  |
| A    | 0.270       | 0.300  | 0.330  |  |  |
| b    | 0.1675      | 0.1875 | 0.2075 |  |  |
| D    | 0.560       | 0.580  | 0.600  |  |  |
| D1   |             | 0.3375 |        |  |  |
| Е    | 0.260       | 0.280  | 0.300  |  |  |
| E1   | 0.205       | 0.225  | 0.245  |  |  |
| fD   | 0.0175      | 0.0275 | 0.0375 |  |  |
| fE   | 0.0175      | 0.0275 | 0.0375 |  |  |







# 3 Recommendation on PCB assembly

## 3.1 Footprint



1. SMD footprint design is recommended.

## 3.2 Stencil opening design

- 1. Recommended design reference
  - a. Stencil opening thickness: 75 µm / 3 mils



## 3.3 Solder paste

- 1. Halide-free flux qualification ROL0 according to ANSI/J-STD-004.
- 2. "No clean" solder paste is recommended.
- 3. Offers a high tack force to resist component movement during high speed.
- 4. Use solder paste with particle size 20-38 μm.

6/9 DocID030259 Rev 3

#### 3.4 Placement

- 1. Manual positioning is not recommended.
- It is recommended to use the lead recognition capabilities of the placement system, not the outline centering
- 3. Standard tolerance of  $\pm 0.05$  mm is recommended.
- 4. 1.0 N placement force is recommended. Too much placement force can lead to squeezed out solder paste and cause solder joints to short. Too low placement force can lead to insufficient contact between package and solder paste that could cause open solder joints or badly centered packages.
- 5. To improve the package placement accuracy, a bottom side optical control should be performed with a high resolution tool.
- 6. For assembly, a perfect supporting of the PCB (all the more on flexible PCB) is recommended during solder paste printing, pick and place and reflow soldering by using optimized tools.

## 3.5 PCB design preference

- To control the solder paste amount, the closed via is recommended instead of open vias.
- 2. The position of tracks and open vias in the solder area should be well balanced. A symmetrical layout is recommended, to avoid any tilt phenomena caused by asymmetrical solder paste due to solder flow away.

### 3.6 Reflow profile

Figure 14: ST ECOPACK® recommended soldering reflow profile for PCB mounting





Minimize air convection currents in the reflow oven to avoid component movement.

Ordering information ESDZL5-1F4

# 4 Ordering information

Figure 15: Ordering information scheme



**Table 4: Ordering information** 

| Order code Marking |  | Package | Weight   | Base qty. | Delivery mode |
|--------------------|--|---------|----------|-----------|---------------|
| ESDZL5-1F4 T       |  | 0201    | 0.116 mg | 15000     | Tape and reel |

#### Notes:

# 5 Revision history

**Table 5: Document revision history** 

| Date        | Revision | Changes                                                                                                                              |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| 01-Jun-2017 | 1        | First issue.                                                                                                                         |  |
| 28-Jul-2017 | 2        | Updated footprint title.                                                                                                             |  |
| 17-Aug-2017 | 3        | Updated Figure 6: "ESD response to IEC 61000-4-2 (-8 kV contact discharge)". Minor text corrections in the Features and Description. |  |

<sup>&</sup>lt;sup>(1)</sup>The marking can be rotated by multiples of 90° to differentiate assembly location

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

