# Translator, Dual Differential LVPECL to LVTTL

The NB100ELT23L is a dual differential LVPECL/LVDS to LVTTL translator. Because LVPECL (Positive ECL) or LVDS levels are used, only +3.3 V and ground are required. The small outline 8-lead package and the dual gate design of the ELT23L makes it ideal for applications which require the translation of a clock and a data signal.

The ELT23L is available in only the ECL 100K standard. Since there are no LVPECL outputs or an external V<sub>BB</sub> reference, the ELT23L does not require both ECL standard versions. The LVPECL inputs are differential. Therefore, the NB100ELT23L can accept any standard differential LVPECL/LVDS input referenced from a V<sub>CC</sub> of +3.3 V.

#### Features

- 2.1 ns Typical Propagation Delay
- Maximum Operating Frequency > 160 MHz
- 24 mA LVTTL Outputs
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.





**Table 2. ATTRIBUTES** 

#### Table 1. PIN DESCRIPTION

| PIN                    | FUNCTION                   |
|------------------------|----------------------------|
| Q0, Q1                 | LVTTL Outputs              |
| D0*, D1*<br>D0**, D1** | Differential LVPECL Inputs |
| V <sub>CC</sub>        | Positive Supply            |
| GND                    | Ground                     |

\*Pins will default to V<sub>CC</sub>/2 when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self–oscillation.

\*\*Pins will default to 2/3  $V_{CC}$  when left open. If connected to a common termination voltage under no signal conditions, then the device will be susceptible to self–oscillation. See AND8020, Section 6 for options.

| Characterist                          | ics                                                       | Value                         |
|---------------------------------------|-----------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor      | D<br>D                                                    | 50 kΩ<br>75 kΩ                |
| Internal Input Pullup Resistor        |                                                           | 50 kΩ                         |
| ESD Protection                        | Human Body Model<br>Machine Model<br>Charged Device Model | > 1.5 kV<br>> 100 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time | Out of Drypack (Note 1)                                   | Pb-Free Pkg                   |
|                                       | SO–8<br>TSSOP–8                                           | Level 1<br>Level 3            |
| Flammability Rating                   | Oxygen Index: 28 to 34                                    | UL 94 V–0 @ 1.25 in           |
| Transistor Count                      |                                                           | 91 Devices                    |
| Meets or exceeds JEDEC Spec EIA       | JESD78 IC Latchup Test                                    |                               |

1. For additional information, see Application Note AND8003/D.

#### 6 01

#### **Table 3. MAXIMUM RATINGS**

| Symbol           | Parameter                                | Condition 1         | Condition 2        | Rating      | Unit         |
|------------------|------------------------------------------|---------------------|--------------------|-------------|--------------|
| V <sub>CC</sub>  | Power Supply                             | GND = 0 V           |                    | 3.8         | V            |
| VI               | Input Voltage                            | GND = 0 V           | $V_I \leq V_{CC}$  | 3.8         | V            |
| l <sub>out</sub> | Output Current                           | Continuous<br>Surge |                    | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>   | Operating Temperature Range              |                     |                    | -40 to +85  | °C           |
| T <sub>stg</sub> | Storage Temperature Range                |                     |                    | -65 to +150 | °C           |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | SO-8<br>SO-8       | 190<br>130  | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | SO-8               | 41 to 44    | °C/W         |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm  | TSSOP-8<br>TSSOP-8 | 185<br>140  | °C/W<br>°C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)    | Standard Board      | TSSOP-8            | 41 to 44    | °C/W         |
| T <sub>sol</sub> | Wave Solder Pb-Free                      | <2 to 3 sec @ 260°C |                    | 265         | °C           |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

### Table 4. PECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V (Note 2)

|                  |                                                  | <b>−40°C</b> |     | 25°C |      |     | 85°C |      |     |      |      |
|------------------|--------------------------------------------------|--------------|-----|------|------|-----|------|------|-----|------|------|
| Symbol           | Characteristic                                   | Min          | Тур | Max  | Min  | Тур | Max  | Min  | Тур | Max  | Unit |
| ICCH             | Power Supply Current (Outputs set to HIGH)       | 10           | 23  | 30   | 10   | 23  | 30   | 10   | 24  | 30   | mA   |
| I <sub>CCL</sub> | Power Supply Current (Outputs set to LOW)        | 15           | 26  | 35   | 15   | 26  | 35   | 15   | 27  | 35   | mA   |
| V <sub>IH</sub>  | Input HIGH Voltage                               | 2075         |     | 2420 | 2075 |     | 2420 | 2075 |     | 2420 | mV   |
| V <sub>IL</sub>  | Input LOW Voltage                                | 1355         |     | 1675 | 1355 |     | 1675 | 1355 |     | 1675 | mV   |
| VIHCMR           | Input HIGH Voltage Common Mode Range<br>(Note 3) | 1.2          |     | 3.3  | 1.2  |     | 3.3  | 1.2  |     | 3.3  | V    |
| I <sub>IH</sub>  | Input HIGH Current                               |              |     | 150  |      |     | 150  |      |     | 150  | μΑ   |
| IIL              | Input LOW Current                                | -150         |     |      | -150 |     |      | -150 |     |      | μΑ   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

All values vary 1:1 with V<sub>CC</sub>.
V<sub>IHCMR</sub> minimum varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

| Table 5. TTL DC CHARACTERISTICS $V_{CC} = 3.3 \text{ V}$ , GND = 0.0 V, $T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ |
|-----------------------------------------------------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------------------------------------------------|

| Symbol          | Characteristic               | Condition                 | Min  | Тур | Max | Unit |
|-----------------|------------------------------|---------------------------|------|-----|-----|------|
| V <sub>OH</sub> | Output HIGH Voltage          | I <sub>OH</sub> = -3.0 mA | 2.4  |     |     | V    |
| V <sub>OL</sub> | Output LOW Voltage           | l <sub>OL</sub> = 24 mA   |      |     | 0.5 | V    |
| I <sub>OS</sub> | Output Short Circuit Current |                           | -180 |     | -50 | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

|                                                            |                                                                                                                                   | –40°C      |     | 25°C            |            |     | 85°C            |            |     |                 |      |
|------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----------------|------------|-----|-----------------|------------|-----|-----------------|------|
| Symbol                                                     | Characteristic                                                                                                                    | Min        | Тур | Max             | Min        | Тур | Max             | Min        | Тур | Max             | Unit |
| f <sub>max</sub>                                           | Maximum Frequency                                                                                                                 | 160        |     |                 | 160        |     |                 | 160        |     |                 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                     | $\begin{array}{l} \mbox{Propagation Delay to Output Differential} \\ \mbox{(Note 5)} & \mbox{C}_{L} = 20 \ \mbox{pF} \end{array}$ | 1.55       | 1.9 | 2.95            | 1.55       | 1.9 | 2.95            | 1.55       | 1.9 | 3.25            | ns   |
| t <sub>SK+ +</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Output-to-Output Skew++<br>Output-to-Output Skew<br>Part-to-Part Skew (Note 6)                                                    |            |     | 60<br>25<br>500 |            |     | 60<br>25<br>500 |            |     | 60<br>25<br>500 | ps   |
| t <sub>JITTER</sub>                                        | Random Clock Jitter (RMS)                                                                                                         |            | 6.0 | 20              |            | 6.0 | 20              |            | 6.0 | 20              | ps   |
| V <sub>PP</sub>                                            | Input Voltage Swing<br>(Differential Configuration)                                                                               | 150        | 800 | 1200            | 150        | 800 | 1200            | 150        | 800 | 1200            | mV   |
| t <sub>r</sub><br>t <sub>f</sub>                           | Output Rise/Fall Times<br>C <sub>L</sub> = 20 pF (0.8 V to 2.0 V)                                                                 | 700<br>300 | 900 | 1700<br>1250    | 700<br>300 | 900 | 1700<br>1250    | 700<br>300 | 900 | 1700<br>1250    | ps   |

#### Table 6. AC CHARACTERISTICS $V_{CC}$ = ~3.3 V $\pm~5\%,~\text{GND}$ = 0.0 V (Note 4)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm.

4. Measured using a 750 mV source, 50% duty cycle clock source. All loading with 500  $\Omega$  to GND, C<sub>L</sub> = 20 pF. 5. Reference (V<sub>CC</sub> = 3.3 V ± 5%; GND = 0 V).

6. Skews are measured between outputs under identical conditions.



Figure 2. TTL Output Loading Used for Device Evaluation

#### **ORDERING INFORMATION**

| Device           | Package              | Shipping <sup>†</sup> |
|------------------|----------------------|-----------------------|
| NB100ELT23LDG    | SO–8<br>(Pb–Free)    | 98 Units / Rail       |
| NB100ELT23LDR2G  | SO–8<br>(Pb–Free)    | 2500 / Tape & Reel    |
| NB100ELT23LDTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| NB100ELT23LDTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

| AN1405/D  | _ | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | _ | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | _ | Interfacing Between LVDS and ECL            |
| AN1672/D  | _ | The ECL Translator Guide                    |
| AND8001/D | _ | Odd Number Counters Design                  |
| AND8002/D | _ | Marking and Date Codes                      |
| AND8020/D | _ | Termination of ECL Logic Devices            |
| AND8066/D | _ | Interfacing with ECLinPS                    |
| AND8090/D | _ | AC Characteristics of ECL Devices           |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC).





\*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### STYLES ON PAGE 2

| DOCUMENT NUMBER:                           | 98ASB42564B                                 | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                               |                             |  |  |  |  |
|--------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| DESCRIPTION:                               | SOIC-8 NB                                   |                                                                                                                                                                                                                                                                                                               | PAGE 1 OF 2                 |  |  |  |  |
| the suitability of its products for any pa | articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product on<br>acidental damages. ON Semiconductor does not convey any license under | r circuit, and specifically |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

#### SOIC-8 NB CASE 751-07 **ISSUE AK**

STYLE 1: PIN 1. EMITTER COLLECTOR 2. COLLECTOR 3. 4. EMITTER EMITTER 5. BASE 6. 7 BASE EMITTER 8. STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN DRAIN 4. GATE 5. 6. GATE SOURCE 7. 8. SOURCE STYLE 9: PIN 1. EMITTER, COMMON COLLECTOR, DIE #1 COLLECTOR, DIE #2 2. З. EMITTER, COMMON 4. 5. EMITTER, COMMON 6 BASE. DIE #2 BASE, DIE #1 7. 8. EMITTER, COMMON STYLE 13: PIN 1. N.C. 2. SOURCE 3 GATE 4. 5. DRAIN 6. DRAIN DRAIN 7. DRAIN 8. STYLE 17: PIN 1. VCC 2. V2OUT V10UT З. TXE 4. 5. RXE 6. VFF 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3 CATHODE 3 CATHODE 4 4. 5. CATHODE 5 6. COMMON ANODE COMMON ANODE 7. 8. CATHODE 6 STYLE 25: PIN 1. VIN 2 N/C REXT З. 4. GND 5. IOUT 6. IOUT IOUT 7. 8. IOUT STYLE 29: BASE, DIE #1 PIN 1. 2 EMITTER, #1 BASE, #2 З. EMITTER, #2 4. 5 COLLECTOR, #2 COLLECTOR, #2 6.

STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 COLLECTOR, #2 3. 4 COLLECTOR, #2 BASE, #2 5. EMITTER, #2 6. 7 BASE #1 EMITTER, #1 8. STYLE 6: PIN 1. SOURCE 2. DRAIN 3. DRAIN SOURCE 4. SOURCE 5. 6. GATE GATE 7. 8. SOURCE STYLE 10: GROUND PIN 1. BIAS 1 OUTPUT 2. З. GROUND 4. 5. GROUND 6. BIAS 2 INPUT 7. 8. GROUND STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3 P-SOURCE P-GATE 4. P-DRAIN 5 6. P-DRAIN N-DRAIN 7. N-DRAIN 8. STYLE 18: PIN 1. ANODE ANODE 2. SOURCE 3. GATE 4. 5. DRAIN 6 DRAIN CATHODE 7. CATHODE 8. STYLE 22: PIN 1. I/O LINE 1 2. COMMON CATHODE/VCC 3 COMMON CATHODE/VCC 4. I/O LINE 3 5. COMMON ANODE/GND 6. I/O LINE 4 7. I/O LINE 5 COMMON ANODE/GND 8. STYLE 26: PIN 1. GND 2 dv/dt З. ENABLE 4. ILIMIT 5. SOURCE SOURCE 6. SOURCE 7. 8. VCC STYLE 30: DRAIN 1 PIN 1. DRAIN 1 2 GATE 2 З. SOURCE 2 4. SOURCE 1/DRAIN 2 SOURCE 1/DRAIN 2 5.

6.

7.

8 GATE 1

SOURCE 1/DRAIN 2

STYLE 3: PIN 1. DRAIN, DIE #1 DRAIN, #1 2. DRAIN, #2 З. 4. DRAIN, #2 GATE, #2 5. SOURCE, #2 6. 7 GATE #1 8. SOURCE, #1 STYLE 7: PIN 1. INPUT 2. EXTERNAL BYPASS THIRD STAGE SOURCE GROUND З. 4. 5. DRAIN 6. GATE 3 SECOND STAGE Vd 7. FIRST STAGE Vd 8. STYLE 11: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. З. GATE 2 4. 5. DRAIN 2 6. DRAIN 2 DRAIN 1 7. 8. DRAIN 1 STYLE 15: PIN 1. ANODE 1 2. ANODE 1 ANODE 1 3 ANODE 1 4. 5. CATHODE, COMMON CATHODE, COMMON CATHODE, COMMON 6. 7. CATHODE, COMMON 8. STYLE 19: PIN 1. SOURCE 1 GATE 1 SOURCE 2 2. 3. GATE 2 4. 5. DRAIN 2 6. MIRROR 2 7. DRAIN 1 8. **MIRROR 1** STYLE 23: PIN 1. LINE 1 IN COMMON ANODE/GND COMMON ANODE/GND 2. 3 LINE 2 IN 4. LINE 2 OUT 5. COMMON ANODE/GND COMMON ANODE/GND 6. 7. LINE 1 OUT 8. STYLE 27: PIN 1. ILIMIT OVI O 2 UVLO З. 4. INPUT+ 5. 6. SOURCE SOURCE SOURCE 7. 8 DRAIN

#### DATE 16 FEB 2011

STYLE 4: PIN 1. 2. ANODE ANODE ANODE З. 4. ANODE ANODE 5. 6. ANODE 7 ANODE COMMON CATHODE 8. STYLE 8: PIN 1. COLLECTOR, DIE #1 2. BASE, #1 BASE #2 З. COLLECTOR, #2 4. COLLECTOR, #2 5. 6. EMITTER, #2 EMITTER, #1 7. 8. COLLECTOR, #1 STYLE 12: PIN 1. SOURCE SOURCE 2. 3. GATE 4. 5. DRAIN 6 DRAIN DRAIN 7. 8. DRAIN STYLE 16 EMITTER, DIE #1 PIN 1. 2. BASE, DIE #1 EMITTER, DIE #2 3 BASE, DIE #2 4. 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 COLLECTOR, DIE #1 7. COLLECTOR, DIE #1 8. STYLE 20: PIN 1. SOURCE (N) GATE (N) SOURCE (P) 2. 3. 4. GATE (P) 5. DRAIN 6. DRAIN DRAIN 7. 8. DRAIN STYLE 24: PIN 1. BASE EMITTER 2. 3 COLLECTOR/ANODE COLLECTOR/ANODE 4. 5. CATHODE 6. CATHODE COLLECTOR/ANODE 7. 8. COLLECTOR/ANODE STYLE 28: PIN 1. SW\_TO\_GND 2. DASIC OFF DASIC\_SW\_DET З. 4. GND 5. 6. V MON VBULK 7. VBULK 8 VIN

| DOCUMENT NUMBER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 98ASB42564B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SOIC-8 NB   |                                                                                                                                                                                   | PAGE 2 OF 2 |  |  |  |  |
| ON Semiconductor and ()) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries.<br>ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights nor the |             |                                                                                                                                                                                   |             |  |  |  |  |

7.

8

COLLECTOR, #1

COLLECTOR, #1





| DOCUMENT NUMBER:                                                                  | 98AON00236D                                                                                 | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red.                                                                                                                             |                                                     |  |  |  |  |
|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|
| DESCRIPTION:                                                                      | IPTION: TSSOP 8 PAGE 1 OF 1                                                                 |                                                                                                                                                                                                                                                                                                               |                                                     |  |  |  |  |
| ON Semiconductor reserves the right<br>the suitability of its products for any pa | to make changes without further notice to an<br>articular purpose, nor does ON Semiconducto | stries, LLC dba ON Semiconductor or its subsidiaries in the United States<br>y products herein. ON Semiconductor makes no warranty, representation<br>r assume any liability arising out of the application or use of any product or<br>icidental damages. ON Semiconductor does not convey any license under | or guarantee regarding<br>circuit, and specifically |  |  |  |  |

© Semiconductor Components Industries, LLC, 2019

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconducts harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized claim alleges that

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

#### TECHNICAL SUPPORT

ON Semiconductor Website: www.onsemi.com

#### North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

٥