# **ST-NXP Wireless**

# **IMPORTANT NOTICE**

Dear customer,

As from August 2<sup>nd</sup> 2008, the wireless operations of NXP have moved to a new company, ST-NXP Wireless.

As a result, the following changes are applicable to the attached document.

- Company name Philips Semiconductors is replaced with ST-NXP Wireless.
- **Copyright** the copyright notice at the bottom of each page "© Koninklijke Philips Electronics N.V. 200x. All rights reserved", shall now read: "© ST-NXP Wireless 200x All rights reserved".
- Web site <u>http://www.semiconductors.philips.com</u> is replaced with <u>http://www.stnwireless.com</u>
- Contact information the list of sales offices previously obtained by sending an email to <u>sales.addresses@www.semiconductors.philips.com</u>, is now found at <u>http://www.stnwireless.com</u> under Contacts.

If you have any questions related to the document, please contact our nearest sales office. Thank you for your cooperation and understanding.

ST-NXP Wireless



Universal Serial Bus peripheral controller with parallel bus Rev. 09 — 11 May 2006

Product data sheet

#### **General description** 1.

The PDIUSBD12 is a cost- and feature-optimized USB peripheral controller. It is normally used in microcontroller-based systems and communicates with the system microcontroller over the high-speed general-purpose parallel interface. It also supports local DMA transfer.

This modular approach to implementing a USB interface allows the designer to choose the optimum system microcontroller from the wide variety available. This flexibility cuts down development time, risks and costs, by allowing the use of the existing architecture, minimizing firmware investments. This results in the fastest way to develop the most cost-effective USB peripheral solution.

The PDIUSBD12 fully conforms to Universal Serial Bus Specification Rev. 2.0, supporting data transfer at full-speed (12 Mbit/s). It is also designed to be compliant with most device class specifications: imaging class, mass storage devices, communication devices, printing devices and human interface devices. The PDIUSBD12 is ideally suited for many peripherals, such as printer, scanner, external mass storage (Zip drive) and digital still camera. It offers an immediate cost reduction for applications that currently use SCSI implementations.

The PDIUSBD12 low suspend power consumption along with the LazyClock output allows for easy implementation of equipment that is compliant to the ACPI, OnNow and USB power management requirements. The low operating power allows the implementation of bus powered peripherals.

It also incorporates features, such as SoftConnect, GoodLink, programmable clock output, low frequency crystal oscillator, and integration of termination resistors. All of these features contribute to significant cost savings in the system implementation and at the same time ease the implementation of advanced USB functionality into peripherals.

#### 2. Features

- Complies with Universal Serial Bus specification Rev. 2.0
- Supports data transfer at full-speed (12 Mbit/s)
- High performance USB peripheral controller with integrated SIE, FIFO memory, transceiver and voltage regulator
- Compliant with most device class specifications
- High-speed (2 MB/s) parallel interface to any external microcontroller or microprocessor
- Fully autonomous DMA operation
- Integrated 320 B of multi-configuration FIFO memory



#### USB peripheral controller with parallel bus

- Double buffering scheme for main endpoint increases throughput and eases real-time data transfer
- Data transfer rates: 1 MB/s achievable in bulk mode, 1 Mbit/s achievable in isochronous mode
- Bus-powered capability with very good EMI performance
- Controllable LazyClock output during suspend
- Software-controllable connection to the USB bus (SoftConnect)
- Good USB connection indicator that blinks with traffic (GoodLink)
- Programmable clock frequency output
- Complies with the ACPI, OnNow and USB power management requirements
- Internal Power-On Reset (POR) and low-voltage reset circuit
- Available in SO28 and TSSOP28 pin packages
- Full industrial grade operation from –40 °C to +85 °C
- Full-scan design with high fault coverage (> 99 %) ensures high quality
- Operation with dual voltages: 3.3 V ± 0.3 V or extended 5 V supply range of 4.0 V to 5.5 V
- Multiple interrupt modes to facilitate both bulk and isochronous transfers

# 3. Ordering information

| Table 1. Ordering information |                |         |                                                                        |                  |          |  |
|-------------------------------|----------------|---------|------------------------------------------------------------------------|------------------|----------|--|
| Outside North                 | North America  | Package |                                                                        | Temperature      | Version  |  |
| America                       |                | Name    | Description                                                            | range            |          |  |
| PDIUSBD12D                    | PDIUSBD12D     | SO28    | plastic small outline package; 28 leads; body width 7.5 mm             | –40 °C to +85 °C | SOT136-1 |  |
| PDIUSBD12PW                   | PDIUSBD12PW DH | TSSOP28 | plastic thin shrink small outline package; 28 leads; body width 4.4 mm | –40 °C to +85 °C | SOT361-1 |  |

#### USB peripheral controller with parallel bus

### 4. Block diagram



### 5. Pinning information

#### 5.1 Pinning



### USB peripheral controller with parallel bus

### 5.2 Pin description

| Table 2.        |     | scription             |                                                                                                                                                                                                                     |  |
|-----------------|-----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol          | Pin | Type <mark>[1]</mark> | Description                                                                                                                                                                                                         |  |
| DATA0           | 1   | IO2                   | bit 0 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA1           | 2   | 102                   | bit 1 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA2           | 3   | 102                   | bit 2 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA3           | 4   | IO2                   | oit 3 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| GND             | 5   | Р                     | ground                                                                                                                                                                                                              |  |
| DATA4           | 6   | IO2                   | bit 4 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA5           | 7   | IO2                   | bit 5 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA6           | 8   | IO2                   | bit 6 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| DATA7           | 9   | IO2                   | bit 7 of bidirectional data; slew-rate controlled                                                                                                                                                                   |  |
| ALE             | 10  | I                     | Address Latch Enable: The falling edge is used to close the latch of<br>the address information in a multiplexed address or data bus.<br>Permanently tied to LOW for separate address or data bus<br>configuration. |  |
| CS_N            | 11  | I                     | chip select (active LOW)                                                                                                                                                                                            |  |
|                 |     |                       | When the CS_N pin is LOW, ensure that the RESET_N pin is in in inactive state; otherwise, the device will enter test mode.                                                                                          |  |
| SUSPEND         | 12  | I, OD4                | device is in the suspend state                                                                                                                                                                                      |  |
| CLKOUT          | 13  | O2                    | programmable output clock (slew-rate controlled)                                                                                                                                                                    |  |
| INT_N           | 14  | OD4                   | interrupt (active LOW)                                                                                                                                                                                              |  |
| RD_N            | 15  | I                     | read strobe (active LOW)                                                                                                                                                                                            |  |
| WR_N            | 16  | I                     | write strobe (active LOW).                                                                                                                                                                                          |  |
| DMREQ           | 17  | O4                    | DMA request                                                                                                                                                                                                         |  |
| DMACK_N         | 18  | I                     | DMA acknowledge (active LOW)                                                                                                                                                                                        |  |
| EOT_N           | 19  | I                     | end of DMA transfer (active LOW); double up as V <sub>BUS</sub> sensing.<br>EOT_N is only valid when asserted together with DMACK_N and<br>either RD_N or WR_N.                                                     |  |
| RESET_N         | 20  | Ι                     | reset (active LOW and asynchronous); built-in power-on reset circuit is present on-chip, so the pin can be tied HIGH to $\rm V_{\rm CC}$                                                                            |  |
|                 |     |                       | When the RESET_N pin is LOW, ensure that the CS_N pin is in inactive state; otherwise, the device will enter test mode.                                                                                             |  |
| GL_N            | 21  | OD8                   | GoodLink LED indicator (active LOW)                                                                                                                                                                                 |  |
| XTAL1           | 22  | I                     | crystal connection 1 (6 MHz)                                                                                                                                                                                        |  |
| XTAL2           | 23  | 0                     | crystal connection 2 (6 MHz); if the external clock signal, instead of the crystal, is connected to XTAL1, then XTAL2 should be floated                                                                             |  |
| V <sub>CC</sub> | 24  | Р                     | voltage supply (4.0 V to 5.5 V)                                                                                                                                                                                     |  |
|                 |     |                       | To operate the IC at 3.3 V, supply 3.3 V to both the $V_{\mbox{CC}}$ and VOUT3.3 pins.                                                                                                                              |  |
| D-              | 25  | А                     | USB D- data line                                                                                                                                                                                                    |  |

| Pin descriptioncontinued |                        |                                                                                                          |  |
|--------------------------|------------------------|----------------------------------------------------------------------------------------------------------|--|
| Pin                      | Type <sup>[1]</sup>    | Description                                                                                              |  |
| 26                       | А                      | USB D+ data line                                                                                         |  |
| 27                       | Ρ                      | $3.3$ V regulated output; to operate the IC at 3.3 V, supply a 3.3 V to both the V_{CC} and VOUT3.3 pins |  |
| 28                       | I                      | address bit                                                                                              |  |
|                          |                        | A0 = 1 — Selects the command instruction                                                                 |  |
|                          |                        | A0 = 0 — selects the data phase                                                                          |  |
|                          |                        | This bit is a don't care in a multiplexed address and data bus configuration and should be tied to HIGH. |  |
|                          | <b>Pin</b><br>26<br>27 | Pin         Type[1]           26         A           27         P                                        |  |

[1] P: power or ground; A: analog; I: input; O: Output; O2: Output with 2 mA drive; OD4: Output open-drain with 4 mA drive; OD8: Output open-drain with 8 mA drive; IO2: Input and output with 2 mA drive; O4: Output with 4 mA drive.

#### USB peripheral controller with parallel bus

### 6. Functional description

#### 6.1 Analog transceiver

The integrated transceiver directly interfaces to USB cables through termination resistors.

#### 6.2 Voltage regulator

A 3.3 V regulator is integrated on-chip to supply the analog transceiver. This voltage is also provided as an output to connect to the external 1.5 k $\Omega$  pull-up resistor. Alternatively, the PDIUSBD12 provides the SoftConnect technology with an integrated 1.5 k $\Omega$  pull-up resistor.

#### 6.3 PLL

A 6 MHz-to-48 MHz clock multiplier Phase-Locked Loop (PLL) is integrated on-chip. This allows the use of a low-cost 6 MHz crystal. ElectroMagnetic Interference (EMI) is also minimized because of the lower frequency crystal. No external components are needed for the operation of the PLL.

#### 6.4 Bit clock recovery

The bit clock recovery circuit recovers the clock from the incoming USB data stream using  $4 \times$  over-sampling principle. It can track jitter and frequency drift specified by *Universal* Serial Bus Specification Rev. 2.0.

#### 6.5 Philips Serial Interface Engine (PSIE)

The Philips SIE implements the full USB protocol layer. It is completely hardwired for speed and needs no firmware intervention. The functions of this block include: synchronization pattern recognition, parallel or serial conversion, bit stuffing or discarding stuffed bits, CRC checking or generation, PID verification or generation, address recognition, and handshake evaluation or generation.

#### 6.6 SoftConnect

The connection to the USB is accomplished by connecting D+ (for full-speed USB device) to HIGH through a 1.5 k $\Omega$  pull-up resistor. In the PDIUSBD12, the 1.5 k $\Omega$  pull-up resistor is integrated on-chip and is not connected to V<sub>CC</sub> by default. The connection is established through a command sent by the external or system microcontroller. This allows the system microcontroller to complete its initialization sequence before deciding to establish connection to the USB. Re-initialization of the USB bus connection can also be performed without requiring to pull out the cable.

The PDIUSBD12 will check for USB V<sub>BUS</sub> availability before the connection can be established. The V<sub>BUS</sub> sensing is provided using pin EOT\_N. For details, see <u>Section 5.2</u>. Sharing of the V<sub>BUS</sub> sensing and EOT\_N can be easily accomplished by using the V<sub>BUS</sub> voltage as the pull-up voltage for the normally open-drain output of the DMA controller pin.

**Remark:** The tolerance of internal resistors is higher (25 %) than that specified in *Universal Serial Bus Specification Rev. 2.0* (5 %). The overall voltage specification for the connection, however, can still be met with good margin. The decision to make sure of this feature lies with users.

PDIUSBD12\_9 Product data sheet

#### 6.7 GoodLink

A good USB connection indication is provided through the GoodLink technology. During enumeration, the LED indicator will momentarily blink on corresponding to the enumeration traffic. When the PDIUSBD12 is successfully enumerated and configured, the LED indicator will be permanently on. Subsequent successful (with acknowledgment) transfer to and from the PDIUSBD12 will blink off the LED. During suspend, the LED will be off.

This feature provides a user-friendly indication on the status of the USB device, the connected hub and the USB traffic. It is a useful field diagnostics tool to isolate faulty equipment. This feature helps lower field support and hotline costs.

#### 6.8 Memory Management Unit (MMU) and integrated RAM

The difference between MMU and the integrated RAM buffer lies in the speed between USB, running in bursts of 12 Mbit/s and the parallel interface to the microcontroller. This allows the microcontroller to read and write USB packets at its own speed.

#### 6.9 Parallel and DMA interface

A generic parallel interface is defined for ease-of-use and speed, and allows direct interfacing to major microcontrollers. To a microcontroller, the PDIUSBD12 appears as a memory device with 8-bit data bus and 1-bit address line (occupying two locations). The PDIUSBD12 supports both multiplexed and non-multiplexed address and data bus. The PDIUSBD12 also supports Direct Memory Access (DMA) transfer that allows the main endpoint (endpoint 2) to directly transfer to and from the local shared memory. Both single-cycle and burst mode DMA transfers are supported.

#### 6.10 Example of parallel interface to an 80C51 microcontroller

In the example shown in Figure 3, the ALE pin is permanently tied to LOW to signify a separate address and data bus configuration. The A0 pin of the PDIUSBD12 connects to any of the 80C51 I/O ports. This port controls the command or data phase to the PDIUSBD12. The multiplexed address and data bus of the 80C51 can now be directly connected to the data bus of the PDIUSBD12. The address phase will be ignored by the PDIUSBD12. The clock input signal of the 80C51 (pin XTAL1) can be provided by output CLKOUT of the PDIUSBD12.



PDIUSBD12\_9 Product data sheet

#### USB peripheral controller with parallel bus

### 7. Direct Memory Access (DMA) transfer

DMA allows an efficient transfer of a block of data between the host and local shared memory. Using a DMA Controller (DMAC), the data transfer between the main endpoint (endpoint 2) of the PDIUSBD12 and the local shared memory can occur autonomously, without the local CPU intervention.

Preceding any DMA transfer, the local CPU receives from the host the necessary setup information and accordingly programs the DMA controller. Typically, the DMA controller is set up for demand transfer mode, and the Byte Count register and the address counter are programmed with the correct values. In this mode, transfers occur only when the PDIUSBD12 requests them and are terminated when the Byte Count register reaches zero. After the DMA controller is programmed, the DMA ENABLE bit of the PDIUSBD12 is set by the local CPU to initiate the transfer.

The PDIUSBD12 can be programmed for single-cycle DMA or burst mode DMA. In single-cycle DMA, the DMREQ pin is deactivated for every single acknowledgment by DMACK\_N before being re-asserted. In burst mode DMA, the DMREQ pin is kept active for the number of bursts programmed in the device before going inactive. This process continues until the PDIUSBD12 receives a DMA termination notice through pin EOT\_N. This will generate an interrupt to notify the local CPU that the DMA operation is completed.

For the DMA read operation, the DMREQ pin will only be activated whenever the buffer is full, signaling that the host has successfully transferred a packet to the PDIUSBD12. With the double buffering scheme, the host can start filling up the second buffer while the first buffer is being read out. This parallel processing increases the effective throughput. When the host does not completely fill up the buffer (less than 64 B or 128 B for single direction ISO configuration), the DMREQ pin will be deactivated at the last byte of the buffer, regardless of the current DMA burst count. It will be re-asserted on the next packet with a refreshed DMA burst count.

Similarly, for DMA write operations, the DMREQ pin remains active whenever the buffer is not full. When the buffer is filled up, the packet is sent over to the host on the next IN token and DMREQ will be reactivated if the transfer was successful. Also, the double buffering scheme here will improve throughput. For non-isochronous transfer (bulk and interrupt), the buffer needs to be completely filled up by the DMA write operation before data is sent to the host. The only exception is at the end of DMA transfer, when the reception of the EOT\_N pin will stop the DMA write operation and the buffer content will be sent to the host on the next IN token.

For isochronous transfers, the local CPU and DMA controller have to guarantee that they can sink or source the maximum packet size in one USB frame (1 ms).

The assertion of pin DMACK\_N automatically selects the main endpoint (endpoint 2), regardless of the current selected endpoint. The DMA operation of the PDIUSBD12 can be interleaved with normal I/O access to other endpoints.

The DMA operation can be terminated by resetting the DMA ENABLE register bit or the assertion of EOT\_N together with DMACK\_N and either RD\_N or WR\_N.

The PDIUSBD12 supports DMA transfer in single address mode and it can also work in dual address mode of the DMA controller. In single address mode, the DMA transfer is done using the DREQ, DMACK\_N, EOT\_N, WR\_N and RD\_N control lines. In dual address mode, pins DMREQ, DMACK\_N and EOT\_N are **not** used; instead CS\_N, WR\_N and RD\_N control signals are used. The I/O mode transfer protocol of the PDIUSBD12 needs to be followed. The source of the DMAC is accessed during the read cycle and the destination during the write cycle. Transfer needs to be done in two separate bus cycles, temporarily storing data in the DMAC.

### 8. Endpoint description

The PDIUSBD12 endpoints are sufficiently generic to be used by various device classes ranging from imaging, printer, mass storage and communication device classes. The PDIUSBD12 endpoints can be configured for four operating modes, depending on the Set Mode command. The four modes are:

- Mode 0 Non-isochronous transfer (Non-ISO mode)
- Mode 1 Isochronous output only transfer (ISO-OUT mode)
- Mode 2 Isochronous input only transfer (ISO-IN mode)
- Mode 3 Isochronous input and output transfer (ISO-I/O mode)

#### USB peripheral controller with parallel bus

| Table 3. Endpoir  | nt configuration |                            |                          |                          |
|-------------------|------------------|----------------------------|--------------------------|--------------------------|
| Endpoint number   | Endpoint index   | Transfer type              | Direction <sup>[1]</sup> | Max. Packet size (bytes) |
| Mode 0 (Non-ISO r | node)            |                            |                          |                          |
| 0                 | 0                | control                    | OUT                      | 16                       |
|                   | 1                |                            | IN                       | 16                       |
| 1                 | 2                | generic <sup>[2]</sup>     | OUT                      | 16                       |
|                   | 3                |                            | IN                       | 16                       |
| 2                 | 4                | generic <sup>[2][3]</sup>  | OUT                      | 64 <u>[4]</u>            |
|                   | 5                |                            | IN                       | 64 <u>[4]</u>            |
| Mode 1 (ISO-OUT I | node)            |                            |                          |                          |
| 0                 | 0                | control                    | OUT                      | 16                       |
|                   | 1                |                            | IN                       | 16                       |
| 1                 | 2                | generic <sup>[2]</sup>     | OUT                      | 16                       |
|                   | 3                |                            | IN                       | 16                       |
| 2                 | 4                | isochronous <sup>[3]</sup> | OUT                      | 128 <mark>4]</mark>      |
| Mode 2 (ISO-IN mo | ode)             |                            |                          |                          |
| 0                 | 0                | control                    | OUT                      | 16                       |
|                   | 1                |                            | IN                       | 16                       |
| 1                 | 2                | generic <sup>[2]</sup>     | OUT                      | 16                       |
|                   | 3                |                            | IN                       | 16                       |
| 2                 | 5                | isochronous <sup>[3]</sup> | IN                       | 128[4]                   |
| Mode 3 (ISO-I/O m | ode)             |                            |                          |                          |
| 0                 | 0                | control                    | OUT                      | 16                       |
|                   | 1                |                            | IN                       | 16                       |
| 1                 | 2                | generic <sup>[2]</sup>     | OUT                      | 16                       |
|                   | 3                |                            | IN                       | 16                       |
| 2                 | 4                | isochronous <sup>[3]</sup> | OUT                      | 64 <u>[4]</u>            |
|                   | 5                |                            | IN                       | 64 <u><sup>[4]</sup></u> |
|                   |                  |                            |                          |                          |

#### Table 3. Endpoint configuration

[1] IN: input for the USB host; OUT: output from the USB host.

[2] Generic endpoints can be used either as bulk or interrupt endpoint.

[3] The main endpoint (endpoint number 2) is double-buffered to ease synchronization with real-time applications and to increase throughput. This endpoint supports DMA access.

[4] Denotes double buffering. The size shown is for a single buffer.

#### USB peripheral controller with parallel bus

### 9. Main endpoint

The main endpoint (endpoint number 2) is the primary endpoint for sinking or sourcing relatively large amounts of data. It implements the following features to ease this task:

- Double buffering. This allows parallel operation between the USB access and the local CPU access, increasing throughput. Buffer switching is automatically handled. This results in transparent buffer operation.
- DMA operation. This can be interleaved with normal I/O operation to other endpoints.
- Automatic pointer handling during the DMA operation. No local CPU intervention is necessary when 'crossing' the buffer boundary.
- Configurable endpoint for either isochronous transfer or non-isochronous (bulk and interrupt) transfer.

### **10. Command summary**

| Name                         | Destination       | Code (Hex) | Transaction         |
|------------------------------|-------------------|------------|---------------------|
| Initialization commands      |                   |            |                     |
| Set Address/Enable           | device            | D0         | write 1 B           |
| Set Endpoint Enable          | device            | D8         | write 1 B           |
| Set Mode                     | device            | F3         | write 2 B           |
| Set DMA                      | device            | FB         | write or read 1 B   |
| Data flow commands           |                   |            |                     |
| Read Interrupt register      | device            | F4         | read 2 B            |
| Select Endpoint              | control OUT       | 00         | read 1 B (optional) |
|                              | control IN        | 01         | read 1 B (optional) |
|                              | endpoint 1 OUT    | 02         | read 1 B (optional) |
|                              | endpoint 1 IN     | 03         | read 1 B (optional) |
|                              | endpoint 2 OUT    | 04         | read 1 B (optional) |
|                              | endpoint 2 IN     | 05         | read 1 B (optional) |
| Read Last Transaction Status | control OUT       | 40         | read 1 B            |
|                              | control IN        | 41         | read 1 B            |
|                              | endpoint 1 OUT    | 42         | read 1 B            |
|                              | endpoint 1 IN     | 43         | read 1 B            |
|                              | endpoint 2 OUT    | 44         | read 1 B            |
|                              | endpoint 2 IN     | 45         | read 1 B            |
| Read Buffer                  | selected endpoint | FO         | read n B            |
| Write Buffer                 | selected endpoint | F0         | write n B           |

| Table 4. Command summary continued |                   |            |               |  |
|------------------------------------|-------------------|------------|---------------|--|
| Name                               | Destination       | Code (Hex) | Transaction   |  |
| Set Endpoint Status                | control OUT       | 40         | write 1 B     |  |
|                                    | control IN        | 41         | write 1 B     |  |
|                                    | endpoint 1 OUT    | 42         | write 1 B     |  |
|                                    | endpoint 1 IN     | 43         | write 1 B     |  |
|                                    | endpoint 2 OUT    | 44         | write 1 B     |  |
|                                    | endpoint 2 IN     | 45         | write 1 B     |  |
| Acknowledge Setup                  | selected endpoint | F1         | none          |  |
| Clear Buffer                       | selected endpoint | F2         | none          |  |
| Validate Buffer                    | selected endpoint | FA         | none          |  |
| General commands                   |                   |            |               |  |
| Send Resume                        |                   | F6         | none          |  |
| Read Current Frame Number          |                   | F5         | read 1 or 2 B |  |
|                                    |                   |            |               |  |

#### Table 4. Command summary ...continued

### **11. Command description**

#### 11.1 Command procedure

There are three basic types of commands: initialization, data flow and general. Respectively, these are used to initialize the function; for data flow between the function and the host; and some general commands.

#### 11.2 Initialization commands

Initialization commands are used during the enumeration process of the USB network. These commands are used to enable function endpoints. They are also used to set the USB assigned address.

#### 11.2.1 Set Address/Enable

Code (Hex) — D0 Transaction — write 1 B

This command is used to set the USB assigned address and enable the function.



USB peripheral controller with parallel bus

#### 11.2.2 Set Endpoint Enable

Code (Hex) — D8

Transaction — write 1 B

The generic or isochronous endpoints can only be enabled when the function is enabled using the Set Address/Enable command.



#### 11.2.3 Set Mode

Code (Hex) — F3

Transaction — write 2 B

The Set Mode command is followed by two data writes. The first byte contains configuration bits. The second byte is the clock division factor byte.



#### USB peripheral controller with parallel bus

| Bit    | Symbol            | Description                                                                                                                                                                                                                                                                                                                                                    |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 6 | ENDPOINT          | These two bits set endpoint configurations as follows:                                                                                                                                                                                                                                                                                                         |
|        | CONFIGURATION     | Mode 0 (Non-ISO mode)                                                                                                                                                                                                                                                                                                                                          |
|        |                   | Mode 1 (ISO-OUT mode)                                                                                                                                                                                                                                                                                                                                          |
|        |                   | Mode 2 (ISO-IN mode)                                                                                                                                                                                                                                                                                                                                           |
|        |                   | Mode 3 (ISO-I/O mode)                                                                                                                                                                                                                                                                                                                                          |
|        |                   | For details, see <u>Section 8</u> .                                                                                                                                                                                                                                                                                                                            |
| 4      | SoftConnect       | Logic 1 indicates that the upstream pull-up resistor will be connected if $V_{BUS}$ is available. Logic 0 means that the upstream resistor will not be connected. The programmed value will not be changed by a bus reset.                                                                                                                                     |
| 3      | INTERRUPT<br>MODE | Logic 1 indicates that all errors and 'NAK' are reported and will generate an interrupt. Logic 0 indicates that only OK is reported. The programmed value will not be changed by a bus reset.                                                                                                                                                                  |
| 2      | CLOCK RUNNING     | Logic 1 indicates that internal clocks and PLL are always running<br>even during the suspend state. Logic 0 indicates that the internal<br>clock, crystal oscillator and PLL are stopped, whenever not needed.<br>To meet the strict suspend current requirement, this bit must be set to<br>logic 0. The programmed value will not be changed by a bus reset. |
| 1      | NO LAZYCLOCK      | Logic 1 indicates that CLKOUT will not switch to LazyClock. Logic 0 indicates that CLKOUT switches to LazyClock 1 ms after the SUSPEND pin goes HIGH. LazyClock frequency is 30 kHz $\pm$ 40 %. The programmed value will not be changed by a bus reset.                                                                                                       |

#### Table 5. Set Mode command, configuration byte: bit allocation



**Philips Semiconductors** 

#### USB peripheral controller with parallel bus

 Table 6.
 Set Mode command, clock division factor byte: bit allocation

| Bit    | Symbol                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | SOF-ONLY<br>INTERRUPT MODE | Setting this bit to logic 1 will cause the interrupt line to be activated because of the Start-Of-Frame (SOF) clock only, regardless of the setting of PIN-INTERRUPT MODE, bit 5 of Set DMA.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6      | SET_TO_ONE                 | This bit must be set to logic 1 before any DMA read or DMA write operation. This bit should always be set to logic 1 after power. It is zero after power-on reset.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 3 to 0 | CLOCK DIVISION<br>FACTOR   | The value indicates the clock division factor for CLKOUT. The output frequency is 48 MHz / $(N + 1)$ , where N is the clock division factor. The reset value is 11. This will produce an output frequency of 4 MHz that can then be programmed up or down by the user. The minimum value is 1, giving a frequency range of 4 MHz to 24 MHz. The minimum value of N is 0, giving a maximum frequency of 48 MHz. The maximum value of N is 11, giving a minimum frequency of 4 MHz. The PDIUSBD12 design ensures no glitching during frequency change. The programmed value will not be changed by a bus reset. |

#### 11.2.4 Set DMA

Code (Hex) — FB

Transaction — read or write 1 B

The Set DMA command is followed by one data write or read to or from the DMA Configuration register.

#### 11.2.4.1 DMA Configuration register

During the DMA operation, the 2 B buffer header (status and byte length information) is not transferred to or from the local CPU. This allows the DMA data to be continuous and not interleaved by chunks of these headers. For DMA read operations, the header will be skipped by the PDIUSBD12. See <u>Section 11.3.5</u> command. For DMA write operations, the header will be automatically added by the PDIUSBD12. This provides a clean and simple DMA data transfer.



PDIUSBD12\_9

#### USB peripheral controller with parallel bus

| Bit    | Symbol                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | ENDPOINT INDEX 5<br>INTERRUPT ENABLE | Logic 1 allows an interrupt to be generated whenever the endpoint buffer is validated (see <u>Section 11.3.8</u> command). Normally turned off for the DMA operation to reduce unnecessary CPU servicing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6      | ENDPOINT INDEX 4<br>INTERRUPT ENABLE | Logic 1 allows an interrupt to be generated whenever the<br>endpoint buffer contains a valid packet. Normally turned off<br>for the DMA operation to reduce unnecessary CPU<br>servicing.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5      | INTERRUPT PIN MODE                   | Logic 0 signifies a normal interrupt pin mode in which an<br>interrupt is generated as a logical OR of all the bits in<br>interrupt registers. Logic 1 signifies that the interrupt will<br>occur when SOF clock is seen on the upstream USB bus.<br>The other normal interrupts are still active.                                                                                                                                                                                                                                                                                                                                                                                             |
| 4      | AUTO RELOAD                          | When this bit is set to logic 1, the DMA operation will automatically restart.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3      | DMA DIRECTION                        | This bit determines the direction of data flow during a DMA transfer. Logic 1 means from the external shared memory to the PDIUSBD12 (DMA write); logic 0 means from the PDIUSBD12 to the external shared memory (DMA read).                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 2      | DMA ENABLE                           | Writing logic 1 to this bit will start the DMA operation through<br>the assertion of pin DMREQ. The main endpoint buffer must<br>be full (for DMA read) or empty (for DMA write), before<br>DMREQ is asserted. In single cycle DMA mode, the<br>DMREQ is deactivated on receiving DMACK_N. In burst<br>mode DMA, the DMREQ is deactivated after the number of<br>burst is exhausted. It is then asserted again for the next<br>burst. This process continues until EOT_N is asserted<br>together with DMACK_N and either RD_N or WR_N, which<br>will reset this bit to logic 0 and terminate the DMA operation.<br>The DMA operation can also be terminated by writing logic 0<br>to this bit. |
| 1 to 0 | DMA BURST                            | Selects the burst length for DMA operation:<br>00 Single-cycle DMA<br>01 Burst (4-cycle) DMA<br>10 Burst (8-cycle) DMA<br>11 Burst (16-cycle) DMA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

#### Table 7. Set DMA command: bit allocation

#### **11.3 Data flow commands**

Data flow commands are used to manage the data transmission between USB endpoints and the external microcontroller. Much of the data flow is initiated using an interrupt to the microcontroller. The microcontroller utilizes these commands to access and determine whether endpoint FIFOs have valid data.

#### 11.3.1 Read Interrupt register

Code (Hex) — F4 Transaction — read 2 B

#### USB peripheral controller with parallel bus

This command indicates the origin of an interrupt. The endpoint interrupt bits (bits 0 to 5) are cleared by reading the Endpoint Last Transaction Status register through Read Last Transaction Status command. The other bits are cleared after reading Interrupt registers.





#### Table 8. Read Interrupt register, byte 1: bit allocation

| Bit | Symbol         | Description                                                                                                                                                                                                                                                  |
|-----|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SUSPEND CHANGE | When the PDIUSBD12 does not receive three SOFs, it will go into the suspend state and the SUSPEND CHANGE bit will be HIGH. Any change to the suspend or awake state will set this bit to HIGH and generate an interrupt.                                     |
| 6   | BUS RESET      | After a bus reset, an interrupt will be generated and this bit will be logic 1. A bus reset is identical to a hardware reset through the RESET_N pin, except a bus reset generates an interrupt notification and the device is enabled at default address 0. |

USB peripheral controller with parallel bus

#### 11.3.2 Select Endpoint

Code (Hex) - 00 to 05

Transaction — read 1 B (optional)

The Select Endpoint command initializes an internal pointer to the start of the selected buffer. Optionally, this command can be followed by a data read, which returns this byte.



Fig 11. Select Endpoint command: bit allocation

#### 11.3.3 Read Endpoint Status

Code (Hex) — 80 to 85 Transaction — read 1 B



#### 11.3.4 Read Last Transaction Status register

**Code (Hex)** — 40 to 45

Transaction — read 1 B

The Read Last Transaction Status command is followed by one data read that returns the status of the last transaction of the endpoint. This command also resets the corresponding interrupt flag in the Interrupt register, and clears the status, indicating that it was read.

This command is useful for debugging purposes. The status information is overwritten for each new transaction because it keeps track of every transaction.

PDIUSBD12\_9 Product data sheet

#### USB peripheral controller with parallel bus



#### Table 9. Read Last Transaction Status register: bit allocation

|        |                                  | 5                                                                                                                 |
|--------|----------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol                           | Description                                                                                                       |
| 7      | PREVIOUS STATUS NOT<br>READ      | Logic 1 indicates a second event occurred before the previous status was read.                                    |
| 6      | DATA0/1 PACKET                   | Logic 1 indicates the last successful received or sent packet had a DATA1 PID.                                    |
| 5      | SETUP PACKET                     | Logic 1 indicates the last successful received packet had a SETUP token (this will always read 0 for IN buffers). |
| 4 to 1 | ERROR CODE                       | See Table 10                                                                                                      |
| 0      | DATA RECEIVE/TRANSMIT<br>SUCCESS | Logic 1 indicates that data has been successfully received or transmitted.                                        |
|        |                                  |                                                                                                                   |

#### Table 10.Error codes

| Error code<br>(binary) | Description                                                                                                                    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| 0000                   | no error                                                                                                                       |
| 0001                   | PID encoding error; bits 7 to 4 are not the inversion of bits 3 to 0                                                           |
| 0010                   | PID unknown; encoding is valid, but PID does not exist                                                                         |
| 0011                   | unexpected packet; packet is not of the type expected (= token, data or acknowledge), or SETUP token to a non-control endpoint |
| 0100                   | token CRC error                                                                                                                |
| 0101                   | data CRC error                                                                                                                 |
| 0110                   | time-out error                                                                                                                 |
| 0111                   | never happens                                                                                                                  |
| 1000                   | unexpected End-Of-Packet (EOP)                                                                                                 |
| 1001                   | sent or received NAK                                                                                                           |
| 1010                   | sent stall, a token was received, but the endpoint was stalled                                                                 |
| 1011                   | overflow error, the received packet was longer than the available buffer space                                                 |
| 1101                   | bit stuff error                                                                                                                |
| 1111                   | wrong DATA PID; the received DATA PID was not what was expected                                                                |

#### USB peripheral controller with parallel bus

#### 11.3.5 Read Buffer

Code (Hex) - F0

Transaction — read multiple bytes (max. 130)

The Read Buffer command is followed by a number of data reads that return contents of the selected endpoint data buffer. After each read, the internal buffer pointer is incremented by 1.

The buffer pointer is reset to the top of the buffer by the Read Buffer command. This means that reading or writing a buffer can be interrupted by any other command (except for Select Endpoint).

The data in the buffer is organized as follows:

- Byte 0: reserved; can have any value
- Byte 1: number or length of data bytes
- Byte 2: data byte 1
- Byte 3: data byte 2
- and so on

The first two bytes will be skipped in the DMA read operation. Therefore, the first read will get data byte 1, the second read will get data byte 2, and so on. The PDIUSBD12 can determine the last byte of this packet through the EOP termination of the USB packet.

#### 11.3.6 Write Buffer

#### Code (Hex) - F0

Transaction — write multiple bytes (max. 130)

The Write Buffer command is followed by a number of data writes that load the endpoints buffer. Data must be organized in the same way as described in the Read Buffer command. The first byte (reserved) should always be 0.

During the DMA write operation, the first two bytes will be bypassed. Therefore, the first write will write into data byte 1, the second write will write into data byte 2, and so on. For non-isochronous transfer (bulk or interrupt), the buffer must be completely filled before data is sent to the host and a switch to the next buffer occurs. The exception is at the end of the DMA transfer indicated by activation of EOT\_N, when the current buffer content (completely full or not) will be sent to the host.

**Remark:** There is no protection against writing or reading over a buffer's boundary, or against writing into an OUT buffer or reading from an IN buffer. Any of these actions could cause an incorrect operation. Data in an OUT buffer is only meaningful after a successful transaction. The exception is during the DMA operation on the main endpoint (endpoint 2), in which case the pointer is automatically pointed to the second buffer after reaching the boundary (double buffering scheme).

#### 11.3.7 Clear Buffer

Code (Hex) — F2 Transaction — none

PDIUSBD12\_9 Product data sheet

When a packet is completely received, an internal endpoint buffer full flag is set. All subsequent packets will be refused by returning a NAK. When the microcontroller has read data, it should free the buffer using the Clear Buffer command. When the buffer is cleared, new packets will be accepted.

#### 11.3.8 Validate Buffer

Code (Hex) — FA

Transaction — none

When the microprocessor has written data into an IN buffer, it should set the buffer full flag using the Validate Buffer command. This indicates that data in the buffer is valid and can be sent to the host when the next IN token is received.

#### 11.3.9 Set Endpoint Status

**Code (Hex)** — 40 to 45

#### Transaction — write 1 B

A stalled control endpoint is automatically un-stalled when it receives a SETUP token, regardless of the content of the packet. If the endpoint should stay in its stalled state, the microcontroller can re-stall it.

When a stalled endpoint is un-stalled (either by the Set Endpoint Status command or by receiving a SETUP token), it is also re-initialized. This flushes the buffer and if it is an OUT buffer it waits for a DATA0 PID, if it is an IN buffer it writes a DATA0 PID.

Even when un-stalled, writing logic 0 to Set Endpoint Status initializes the endpoint.



#### 11.3.10 Acknowledge Setup

#### Code (Hex) - F1

#### Transaction — none

The arrival of a SETUP packet flushes the IN buffer, and disables the Validate Buffer and Clear Buffer commands for both IN and OUT endpoints.

The microcontroller needs to re-enable these commands using the Acknowledge Setup command. This ensures that the last SETUP packet stays in the buffer and no packet can be sent back to the host, until the microcontroller has acknowledged explicitly that it has seen the SETUP packet.

PDIUSBD12\_9 Product data sheet

The microcontroller must send the Acknowledge Setup command to both the IN and OUT endpoints.

#### **11.4 General commands**

11.4.1 Send Resume

#### Code (Hex) — F6

#### Transaction — none

Sends an upstream resume signal for 10 ms. This command is normally issued when the device is in suspend. The Resume command is not followed by a data read or write.

#### 11.4.2 Read Current Frame Number

Code (Hex) — F5

Transaction — read 1 or 2 B

This command is followed by one or two data reads and returns the frame number of the last successfully received SOF. The frame number is returned least significant byte first.



### 12. Interrupt modes

#### Table 11. Interrupt modes

| SOF-ONLY INTERRUPT MODE <sup>[1]</sup> | INTERRUPT PIN MODE <sup>[2]</sup> | Interrupt types       |
|----------------------------------------|-----------------------------------|-----------------------|
| 0                                      | 0                                 | Normal <sup>[3]</sup> |
| 0                                      | 1                                 | Normal + SOF [3]      |
| 1                                      | Х                                 | SOF only              |

[1] Bit 7 of the clock division factor byte of the Set Mode command (see Table 6).

[2] Bit 5 of the Set DMA command (see Table 7).

[3] Normal interrupts from the Interrupt register.

# 13. Limiting values

#### Table 12. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter                       | Conditions                           | Min       | Мах                     | Unit |
|------------------|---------------------------------|--------------------------------------|-----------|-------------------------|------|
| V <sub>CC</sub>  | supply voltage                  |                                      | -0.5      | +6.0                    | V    |
| VI               | input voltage                   |                                      | -0.5      | V <sub>CC</sub> + 0.5 V | V    |
| l <sub>lu</sub>  | latch-up current                | $V_I < 0 V \text{ or } V_I > V_{CC}$ | -         | 100                     | mA   |
| V <sub>esd</sub> | electrostatic discharge voltage | I <sub>LI</sub> < 1 μΑ               | [1] -2000 | +2000                   | V    |
| T <sub>stg</sub> | storage temperature             |                                      | -60       | +150                    | °C   |
| P <sub>tot</sub> | total power dissipation         | $V_{CC} = 5.5 V$                     | -         | 95                      | mW   |

[1] Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  resistor.

# 14. Recommended operating conditions

#### Table 13. Recommended operating conditions

| Symbol               | Parameter                           | Conditions                                                |            | Min | Тур | Max             | Unit |
|----------------------|-------------------------------------|-----------------------------------------------------------|------------|-----|-----|-----------------|------|
| V <sub>CC1</sub>     | supply voltage 1                    | apply $V_{CC1}$ to $V_{CC}$ pin only                      | <u>[1]</u> | 4.0 | -   | 5.5             | V    |
| V <sub>CC2</sub>     | supply voltage 2                    | apply $V_{CC2}$ to both the $V_{CC}$ and VOUT3.3 pins     | [2]        | 3.0 | -   | 3.6             | V    |
| VI                   | input voltage                       |                                                           |            | 0   | -   | 5.5             | V    |
| V <sub>I/O</sub>     | voltage on an input/output pin      |                                                           |            | 0   | -   | 5.5             | V    |
| V <sub>IA(I/O)</sub> | input voltage on analog I/O<br>pins |                                                           |            | 0   | -   | 3.6             | V    |
| Vo                   | output voltage                      |                                                           |            | 0   | -   | V <sub>CC</sub> | V    |
| T <sub>amb</sub>     | ambient temperature                 | see <u>Section 15</u> and<br><u>Section 16</u> per device | [3]        | -40 | -   | +85             | °C   |

[1] Supply voltage (main mode).

[2] Supply voltage (alternate mode).

[3] Operating ambient temperature in free air.

### **15. Static characteristics**

#### Table 14. Static characteristics (digital pins)

| Symbol           | Parameter                | Conditions                    | Min | Тур | Max | Unit |
|------------------|--------------------------|-------------------------------|-----|-----|-----|------|
| Input leve       | els                      |                               |     |     |     |      |
| V <sub>IL</sub>  | LOW-level input voltage  |                               | -   | -   | 0.8 | V    |
| V <sub>IH</sub>  | HIGH-level input voltage |                               | 2.0 | -   | -   | V    |
| V <sub>hys</sub> | hysteresis voltage       | Schmitt trigger pins          | 0.4 | -   | 0.7 | V    |
| Output le        | vels                     |                               |     |     |     |      |
| V <sub>OL</sub>  | LOW-level output voltage | I <sub>OL</sub> = rated drive | -   | -   | 0.4 | V    |
|                  |                          | I <sub>OL</sub> = 20 μA       | -   | -   | 0.1 | V    |

PDIUSBD12\_9 Product data sheet

# PDIUSBD12

#### USB peripheral controller with parallel bus

#### Table 14. Static characteristics (digital pins) ... continued

| Symbol          | Parameter                 | Conditions                                           | Min                | Тур | Max | Unit |
|-----------------|---------------------------|------------------------------------------------------|--------------------|-----|-----|------|
| V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> = rated drive                        | 2.4                | -   | -   | V    |
|                 |                           | I <sub>OH</sub> = 20 μA                              | $V_{CC} - 0.1 \ V$ | -   | -   | V    |
| Leakage         | current                   |                                                      |                    |     |     |      |
| l <sub>oz</sub> | off-state output current  | open-drain pins                                      | -5                 | -   | +5  | μA   |
| IL              | leakage current           |                                                      | -5                 | -   | +5  | μA   |
| I <sub>S</sub>  | suspend current           | oscillator stopped and inputs to GND/V <sub>CC</sub> | -                  | -   | 15  | μA   |
| I <sub>CC</sub> | supply current            |                                                      | -                  | 15  |     | mA   |

#### Table 15. Static characteristics (AI/O pins)

| Symbol             | Parameter                       | Conditions                                   | Min    | Тур | Max | Unit |
|--------------------|---------------------------------|----------------------------------------------|--------|-----|-----|------|
| Leakage            | current                         |                                              |        |     |     |      |
| I <sub>L(dl)</sub> | data line leakage current       | hi-Z; 0 V < V <sub>IN</sub> < 3.3 V          | -10    | -   | +10 | μΑ   |
| Input leve         | els                             |                                              |        |     |     |      |
| V <sub>DI</sub>    | differential input sensitivity  | (D+) – (D–)                                  | 0.2    | -   | -   | V    |
| V <sub>CM</sub>    | differential common mode range  | includes V <sub>DI</sub> range               | 0.8    | -   | 2.5 | V    |
| V <sub>SE</sub>    | single-ended receiver threshold |                                              | 0.8    | -   | 2.0 | V    |
| Output le          | evels                           |                                              |        |     |     |      |
| V <sub>OL</sub>    | LOW-level output voltage        | ${\sf R}_{\sf L}$ of 1.5 k $\Omega$ to 3.6 V | -      | -   | 0.3 | V    |
| V <sub>OH</sub>    | HIGH-level output voltage       | $R_L$ of 15 k $\Omega$ to GND                | 2.8    | -   | 3.6 | V    |
| Capacita           | nce                             |                                              |        |     |     |      |
| C <sub>in</sub>    | input capacitance               | pin to GND                                   | -      | -   | 20  | pF   |
| Output re          | esistance                       |                                              |        |     |     |      |
| Z <sub>DRV</sub>   | driver output impedance         | steady state drive                           | [1] 29 | -   | 44  | Ω    |
| Pull-up re         | esistance                       |                                              |        |     |     |      |
| Z <sub>PU</sub>    | pull-up resistance              | SoftConnect = on                             | 1.1    | -   | 1.9 | kΩ   |

[1] Includes external resistors of 18  $\Omega\pm$  1 % on D+ and D–.

### 16. Dynamic characteristics

#### Table 16. Dynamic characteristics (AI/O pins; full-speed)

 $C_L = 50 \text{ pF}; R_{PU} = 1.5 \text{ k}\Omega \text{ on } D+ \text{ to } V_{CC}; \text{ unless otherwise specified.}$ 

| Symbol            | Parameter                                                      | Conditions    | Min | Тур | Max | Unit |
|-------------------|----------------------------------------------------------------|---------------|-----|-----|-----|------|
| Driver cl         | naracteristics                                                 |               |     |     |     |      |
| t <sub>R</sub>    | rise time                                                      | 10 % to 90 %  | 4   | -   | 20  | ns   |
| t <sub>F</sub>    | fall time                                                      | 10 % to 90 %  | 4   | -   | 20  | ns   |
| t <sub>RFM</sub>  | rise time/fall time matching (t <sub>R</sub> /t <sub>F</sub> ) |               | 90  | -   | 110 | %    |
| V <sub>CRS</sub>  | output signal crossover voltage                                |               | 1.3 | -   | 2.0 | V    |
| Driver ti         | ming                                                           |               |     |     |     |      |
| t <sub>EOPT</sub> | source EOP width                                               | see Figure 16 | 160 | -   | 175 | ns   |
| t <sub>DEOP</sub> | differential data to EOP transition skew                       | see Figure 16 | -2  | -   | +5  | ns   |

PDIUSBD12\_9

#### USB peripheral controller with parallel bus

#### Table 16. Dynamic characteristics (AI/O pins; full-speed) ...continued

 $C_L = 50 \text{ pF}; R_{PU} = 1.5 \text{ k}\Omega \text{ on } D + \text{ to } V_{CC}; \text{ unless otherwise specified.}$ 

| - 2                | $r$ , $rp_0 = re rar or b r to r_0, amove emermies of$ |                                             |                |     |       |      |
|--------------------|--------------------------------------------------------|---------------------------------------------|----------------|-----|-------|------|
| Symbol             | Parameter                                              | Conditions                                  | Min            | Тур | Max   | Unit |
| Receiver           | r timing:                                              |                                             |                |     |       |      |
| t <sub>JR1</sub>   | receiver data jitter tolerance to next transition      |                                             | -18.5          | -   | +18.5 | ns   |
| t <sub>JR2</sub>   | receiver data jitter tolerance for paired transition   |                                             | -9             | -   | +9    | ns   |
| t <sub>EOPR1</sub> | EOP width at receiver                                  | must reject as EOP;<br>see <u>Figure 16</u> | [ <u>2]</u> 40 | -   | -     | ns   |
| t <sub>EOPR2</sub> | EOP width at receiver                                  | must accept as EOP;<br>see <u>Figure 16</u> | [2] 82         | -   | -     | ns   |

#### [1] Test circuit, see Figure 22.

[2] Characterized but not implemented as production test. Guaranteed by design.



#### Table 17. Dynamic characteristics (parallel interface)

|                   | -,                                    |            |                      |     |     |      |
|-------------------|---------------------------------------|------------|----------------------|-----|-----|------|
| Symbol            | Parameter                             | Conditions | Min                  | Тур | Max | Unit |
| ALE timir         | ng                                    |            |                      |     |     |      |
| t <sub>LH</sub>   | ALE HIGH pulse width                  |            | 20                   | -   | -   | ns   |
| t <sub>AVLL</sub> | address valid to ALE LOW time         |            | 10                   | -   | -   | ns   |
| t <sub>LLAX</sub> | ALE LOW to address transition time    |            | -                    | -   | 10  | ns   |
| Write tim         | ing                                   |            |                      |     |     |      |
| t <sub>CLWL</sub> | CS_N (DMACK_N) LOW to WR_N LOW time   |            | 0[1]                 | -   | -   | ns   |
| t <sub>WHCH</sub> | WR_N HIGH to CS_N (DMACK_N) HIGH time |            | 5                    | -   | -   | ns   |
| t <sub>AVWL</sub> | A0 valid to WR_N LOW time             |            | 0[1]                 | -   | -   | ns   |
|                   |                                       |            | 130[2]               | -   | -   | ns   |
| t <sub>WHAX</sub> | WR_N HIGH to A0 transition time       |            | 5                    | -   | -   | ns   |
| t <sub>WL</sub>   | WR_N LOW pulse width                  |            | 20                   | -   | -   | ns   |
| t <sub>WDSU</sub> | write data setup time                 |            | 30                   | -   | -   | ns   |
| t <sub>WDH</sub>  | write data hold time                  |            | 10                   | -   | -   | ns   |
| t <sub>WC</sub>   | write cycle time                      |            | 500 <mark>[3]</mark> | -   | -   | ns   |

PDIUSBD12\_9

# PDIUSBD12

#### USB peripheral controller with parallel bus

| Table 17.              | Dynamic characteristics (parallel interface) | continuea  |                      |     |     |      |
|------------------------|----------------------------------------------|------------|----------------------|-----|-----|------|
| Symbol                 | Parameter                                    | Conditions | Min                  | Тур | Max | Unit |
| $t_{(WC - WD)}$        | write command to write data                  |            | 600                  | -   | -   | ns   |
| Read timi              | ng                                           |            |                      |     |     |      |
| t <sub>CLRL</sub>      | CS_N (DMACK_N) LOW to RD_N LOW time          |            | 0 [1]                | -   | -   | ns   |
|                        |                                              |            | 130 <mark>2</mark>   | -   | -   | ns   |
| t <sub>RHCH</sub>      | RD_N HIGH to CS_N (DMACK_N) HIGH time        |            | 5                    | -   | -   | ns   |
| t <sub>AVRL</sub>      | A0 valid to RD_N LOW time                    |            | 0 [1]                | -   | -   | ns   |
| t <sub>RL</sub>        | RD_N LOW pulse width                         |            | 20                   | -   | -   | ns   |
| t <sub>RLDD</sub>      | RD_N LOW to data driven time                 |            | -                    | -   | 20  | ns   |
| t <sub>RHDZ</sub>      | RD_N HIGH to data Hi-Z time                  |            | -                    | -   | 20  | ns   |
| t <sub>RC</sub>        | read cycle time                              |            | 500 <mark>[3]</mark> | -   | -   | ns   |
| t <sub>(WC - RD)</sub> | write command to read data                   |            | 600                  | -   | -   | ns   |
|                        |                                              |            |                      |     |     |      |

#### Table 17. Dynamic characteristics (parallel interface) ... continued

[1] Can be negative.

[2] For the DMA access only on the module  $64^{th}$  byte and the second last (EOT – 1) byte.

[3] The  $t_{WC}$  and  $t_{RC}$  timing are valid for back-to-back data access only.



# PDIUSBD12

#### USB peripheral controller with parallel bus



#### Table 18. Dynamic characteristics (DMA)

| Symbol             | Parameter                           | Conditions                                               | Min | Тур | Max | Unit |
|--------------------|-------------------------------------|----------------------------------------------------------|-----|-----|-----|------|
| Single-cy          | cle DMA timing                      |                                                          |     |     |     |      |
| t <sub>AHRH</sub>  | DMACK_N HIGH to DMREQ HIGH time     |                                                          | -   | -   | 330 | ns   |
| t <sub>SHAH</sub>  | RD_N/WR_N HIGH to DMACK_N HIGH time |                                                          | 130 | -   | -   | ns   |
| t <sub>RHSH</sub>  | DMREQ HIGH to RD_N/WR_N HIGH time   |                                                          | 120 | -   | -   | ns   |
| t <sub>EL</sub>    | EOT_N LOW pulse width               | simultaneous DMACK_N,<br>RD_N/WR_N and EOT_N<br>LOW time | 10  | -   | -   | ns   |
| Burst DM           | A timing                            |                                                          |     |     |     |      |
| t <sub>SLRL</sub>  | RD_N/WR_N LOW to DMREQ LOW time     |                                                          | -   | -   | 40  | ns   |
| t <sub>RHNDV</sub> | RD_N (only) HIGH to next data valid |                                                          | -   | -   | 420 | ns   |
| EOT timi           | ng                                  |                                                          |     |     |     |      |
| t <sub>ELRL</sub>  | EOT_N LOW to DMREQ LOW time         |                                                          | -   | -   | 40  | ns   |
|                    |                                     |                                                          |     |     |     |      |

# PDIUSBD12

#### USB peripheral controller with parallel bus







PDIUSBD12\_9 Product data sheet

#### USB peripheral controller with parallel bus

# 17. Test information

The dynamic characteristics of the analog I/O ports (D+ and D–) as listed in <u>Table 16</u>, were determined using the circuit shown in Figure 22.



# PDIUSBD12

USB peripheral controller with parallel bus

### 18. Package outline



#### Fig 23. Package outline SOT136-1 (SO28)

PDIUSBD12\_9

Downloaded from Arrow.com.

USB peripheral controller with parallel bus



#### Fig 24. Package outline SOT361-1 (TSSOP28)

PDIUSBD12\_9

Product data sheet

### **19. Soldering**

#### **19.1** Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *Data Handbook IC26; Integrated Circuit Packages* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering can still be used for certain surface mount ICs, but it is not suitable for fine pitch SMDs. In these situations reflow soldering is recommended.

#### **19.2 Reflow soldering**

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement. Driven by legislation and environmental forces the worldwide use of lead-free solder pastes is increasing.

Several methods exist for reflowing; for example, convection or convection/infrared heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 seconds and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 °C to 270 °C depending on solder paste material. The top-surface temperature of the packages should preferably be kept:

- below 225 °C (SnPb process) or below 245 °C (Pb-free process)
  - for all BGA, HTSSON..T and SSOP..T packages
  - for packages with a thickness  $\geq$  2.5 mm
  - for packages with a thickness < 2.5 mm and a volume ≥ 350 mm<sup>3</sup> so called thick/large packages.
- below 240 °C (SnPb process) or below 260 °C (Pb-free process) for packages with a thickness < 2.5 mm and a volume < 350 mm<sup>3</sup> so called small/thin packages.

Moisture sensitivity precautions, as indicated on packing, must be respected at all times.

#### 19.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is preferred to be parallel to the transport direction of the printed-circuit board;

© Koninklijke Philips Electronics N.V. 2006. All rights reserved.

PDIUSBD12 9

- smaller than 1.27 mm, the footprint longitudinal axis **must** be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time of the leads in the wave ranges from 3 seconds to 4 seconds at 250 °C or 265 °C, depending on solder material applied, SnPb or Pb-free respectively.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **19.4 Manual soldering**

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to  $300 \,^{\circ}$ C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 seconds to 5 seconds between 270  $^{\circ}$ C and 320  $^{\circ}$ C.

#### **19.5** Package related soldering information

#### Table 19. Suitability of surface mount IC packages for wave and reflow soldering methods

| Package <sup>[1]</sup>                                                                        | Soldering method                  |                       |  |  |  |
|-----------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|--|--|--|
|                                                                                               | Wave                              | Reflow <sup>[2]</sup> |  |  |  |
| BGA, HTSSONT <sup>[3]</sup> , LBGA, LFBGA, SQFP,<br>SSOPT <sup>[3]</sup> , TFBGA, VFBGA, XSON | not suitable                      | suitable              |  |  |  |
| DHVQFN, HBCC, HBGA, HLQFP, HSO, HSOP,<br>HSQFP, HSSON, HTQFP, HTSSOP, HVQFN,<br>HVSON, SMS    | not suitable <sup>[4]</sup>       | suitable              |  |  |  |
| PLCC <sup>[5]</sup> , SO, SOJ                                                                 | suitable                          | suitable              |  |  |  |
| LQFP, QFP, TQFP                                                                               | not recommended <sup>[5][6]</sup> | suitable              |  |  |  |
| SSOP, TSSOP, VSO, VSSOP                                                                       | not recommended <sup>[7]</sup>    | suitable              |  |  |  |
| CWQCCNL <sup>[8]</sup> , PMFP <sup>[9]</sup> , WQCCNL <sup>[8]</sup>                          | not suitable                      | not suitable          |  |  |  |

 For more detailed information on the BGA packages refer to the (LF)BGA Application Note (AN01026); order a copy from your Philips Semiconductors sales office.

- [2] All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods.
- [3] These transparent plastic packages are extremely sensitive to reflow soldering conditions and must on no account be processed through more than one soldering cycle or subjected to infrared reflow soldering with peak temperature exceeding 217 °C ± 10 °C measured in the atmosphere of the reflow oven. The package body peak temperature must be kept as low as possible.

PDIUSBD12\_9 Product data sheet

#### USB peripheral controller with parallel bus

- [4] These packages are not suitable for wave soldering. On versions with the heatsink on the bottom side, the solder cannot penetrate between the printed-circuit board and the heatsink. On versions with the heatsink on the top side, the solder might be deposited on the heatsink surface.
- [5] If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- [6] Wave soldering is suitable for LQFP, QFP and TQFP packages with a pitch (e) larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- [7] Wave soldering is suitable for SSOP, TSSOP, VSO and VSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.
- [8] Image sensor packages in principle should not be soldered. They are mounted in sockets or delivered pre-mounted on flex foil. However, the image sensor package can be mounted by the client on a flex foil by using a hot bar soldering process. The appropriate soldering profile can be provided on request.
- [9] Hot bar soldering or manual soldering is suitable for PMFP packages.

### **20.** Abbreviations

| AcronymDescriptionACPIAdvanced Configuration and Power InterfaceCPUCentral Processing UnitCRCCyclic Redundancy CodeDMADirect Memory AccessDMACDirect Memory Access ControllerEMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot AcknowledgedODOpen Prein |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CPUCentral Processing UnitCRCCyclic Redundancy CodeDMADirect Memory AccessDMACDirect Memory Access ControllerEMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                             |  |
| CRCCyclic Redundancy CodeDMADirect Memory AccessDMACDirect Memory Access ControllerEMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                       |  |
| DMADirect Memory AccessDMACDirect Memory Access ControllerEMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                                                |  |
| DMACDirect Memory Access ControllerEMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                                                                       |  |
| EMIElectroMagnetic InterferenceFIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                                                                                                          |  |
| FIFOFirst In, First OutISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                                                                                                                                         |  |
| ISOIsochronousMMUMemory Management UnitNAKNot Acknowledged                                                                                                                                                                                                                                                |  |
| MMU     Memory Management Unit       NAK     Not Acknowledged                                                                                                                                                                                                                                             |  |
| NAK Not Acknowledged                                                                                                                                                                                                                                                                                      |  |
|                                                                                                                                                                                                                                                                                                           |  |
|                                                                                                                                                                                                                                                                                                           |  |
| OD Open-Drain                                                                                                                                                                                                                                                                                             |  |
| PID Packet Identifier                                                                                                                                                                                                                                                                                     |  |
| PLL Phase-Locked Loop                                                                                                                                                                                                                                                                                     |  |
| POR Power-On Reset                                                                                                                                                                                                                                                                                        |  |
| PSIE Philips Serial Interface Engine                                                                                                                                                                                                                                                                      |  |
| RAM Random Access Memory                                                                                                                                                                                                                                                                                  |  |
| SCSI Small Computer System Interface                                                                                                                                                                                                                                                                      |  |
| SIE Serial Interface Engine                                                                                                                                                                                                                                                                               |  |
| SOF Start-Of-Frame                                                                                                                                                                                                                                                                                        |  |
| USB Universal Serial Bus                                                                                                                                                                                                                                                                                  |  |

# 21. Revision history

| Document ID                      | Release date                                                                                                                                                                       | Data sheet status           | Change notice | Supersedes   |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------|--------------|
| PDIUSBD12_9                      | 20060511                                                                                                                                                                           | Product data sheet          | -             | PDIUSBD12-08 |
| Modifications:                   | Updated the foll                                                                                                                                                                   | owing:                      |               |              |
|                                  | <ul> <li>The format of this data sheet has been redesigned to comply with the new presentation and<br/>information standard of Philips Semiconductors.</li> </ul>                  |                             |               |              |
|                                  | <ul> <li>The symbols and parameters have been changed, wherever applicable, to comply with the<br/>new presentation and information standard of Philips Semiconductors.</li> </ul> |                             |               |              |
|                                  | <ul> <li>Changed terminology interface device to peripheral controller.</li> </ul>                                                                                                 |                             |               |              |
|                                  | <ul> <li><u>Section 2 "Features"</u>: removed 8 kV in circuit ESD protection from the list.</li> </ul>                                                                             |                             |               |              |
|                                  | • Figure 2 "Pin configuration" updated pin name for pin 24. Added additional description to pin 11 and pin 20.                                                                     |                             |               |              |
|                                  | <ul> <li>Modified Figure 3 "Example of a parallel interface to an 80C51 microcontroller".</li> </ul>                                                                               |                             |               |              |
|                                  | <ul> <li><u>Section 11.3.5 "Read Buffer"</u>: updated the second paragraph.</li> </ul>                                                                                             |                             |               |              |
|                                  | <ul> <li>Table 12 "L</li> </ul>                                                                                                                                                    | imiting values": removed ta | able note 2.  |              |
| PDIUSBD12-08<br>(9397 750 08969) | 20011220                                                                                                                                                                           | Product data                | -             | PDIUSBD12-07 |
| PDIUSBD12-07<br>(9397 750 08117) | 20011127                                                                                                                                                                           | Product data                | -             | PDIUSBD12-06 |
| PDIUSBD12-06<br>(9397 750 04979) | 20010423                                                                                                                                                                           | Product data                | -             | -            |

#### USB peripheral controller with parallel bus

# 22. Legal information

#### 22.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.semiconductors.philips.com">http://www.semiconductors.philips.com</a>.

#### 22.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. Philips Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local Philips Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 22.3 Disclaimers

**General** — Information in this document is believed to be accurate and reliable. However, Philips Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

**Right to make changes** — Philips Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — Philips Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of a Philips Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Philips Semiconductors accepts no liability for inclusion and/or use of Philips Semiconductors products in such equipment or applications and therefore such inclusion and/or use is for the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — Philips Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.semiconductors.philips.com/profile/terms">http://www.semiconductors.philips.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by Philips Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

#### 22.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

GoodLink — is a trademark of Koninklijke Philips Electronics N.V.

SoftConnect — is a trademark of Koninklijke Philips Electronics N.V.

### 23. Contact information

For additional information, please visit: http://www.semiconductors.philips.com

For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com

# PDIUSBD12

### USB peripheral controller with parallel bus

# 24. Tables

| Table 1.  | Ordering information2                             |
|-----------|---------------------------------------------------|
| Table 2.  | Pin description4                                  |
| Table 3.  | Endpoint configuration10                          |
| Table 4.  | Command summary11                                 |
| Table 5.  | Set Mode command, configuration byte: bit         |
|           | allocation14                                      |
| Table 6.  | Set Mode command, clock division factor byte: bit |
|           | allocation                                        |
| Table 7.  | Set DMA command: bit allocation16                 |
| Table 8.  | Read Interrupt register, byte 1: bit allocation17 |
| Table 9.  | Read Last Transaction Status register: bit        |
|           | allocation                                        |
| Table 10. | Error codes                                       |
| Table 11. | Interrupt modes                                   |
| Table 12. | Limiting values                                   |
| Table 13. | Recommended operating conditions23                |
| Table 14. | Static characteristics (digital pins)23           |
| Table 15. | Static characteristics (AI/O pins)24              |
| Table 16. | Dynamic characteristics (AI/O pins;               |
|           | full-speed)24                                     |
| Table 17. | Dynamic characteristics (parallel interface)25    |
| Table 18. | Dynamic characteristics (DMA)27                   |
| Table 19. | Suitability of surface mount IC packages for wave |
|           | and reflow soldering methods                      |
|           | Abbreviations                                     |
| Table 21. | Revision history                                  |

continued >>

# PDIUSBD12

### USB peripheral controller with parallel bus

# **25. Figures**

| Fig 1.  | Block diagram                                     |
|---------|---------------------------------------------------|
| Fig 2.  | Pin configuration                                 |
| Fig 3.  | Example of a parallel interface to an 80C51       |
|         | microcontroller                                   |
| Fig 4.  | Set Address/Enable command: bit allocation12      |
| Fig 5.  | Set Endpoint Enable command: bit allocation13     |
| Fig 6.  | Set Mode command, configuration byte: bit         |
|         | allocation                                        |
| Fig 7.  | Set Mode command, clock division factor byte: bit |
|         | allocation                                        |
| Fig 8.  | Set DMA command: bit allocation15                 |
| Fig 9.  | Interrupt register, byte 1: bit allocation        |
| Fig 10. | Interrupt register, byte 2: bit allocation        |
| Fig 11. | Select Endpoint command: bit allocation 18        |
| Fig 12. | Read Endpoint Status: bit allocation              |
| Fig 13. | Read Last Transaction Status register: bit        |
|         | allocation                                        |
| Fig 14. | Set Endpoint Status: bit allocation               |
| Fig 15. | Read Current Frame Number                         |
| Fig 16. | Differential data-to-EOP transition skew and EOP  |
|         | width                                             |
| Fig 17. | ALE timing                                        |
| Fig 18. | Parallel interface timing (I/O and DMA)27         |
| Fig 19. | Single-cycle DMA timing                           |
| Fig 20. | Burst DMA timing                                  |
| Fig 21. | DMA terminated by EOT                             |
| Fig 22. | Load for D+ and D                                 |
| Fig 23. | Package outline SOT136-1 (SO28)                   |
| Fig 24. | Package outline SOT361-1 (TSSOP28)31              |

continued >>

USB peripheral controller with parallel bus

### 26. Contents

| 1                                                                                                                                                                                                                                                                                 | General description 1                                                                                                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2                                                                                                                                                                                                                                                                                 | Features 1                                                                                                                                                                                                                                                                                                                                                           |
| 3                                                                                                                                                                                                                                                                                 | Ordering information 2                                                                                                                                                                                                                                                                                                                                               |
| 4                                                                                                                                                                                                                                                                                 | Block diagram 3                                                                                                                                                                                                                                                                                                                                                      |
| 5                                                                                                                                                                                                                                                                                 | Pinning information 3                                                                                                                                                                                                                                                                                                                                                |
| 5.1                                                                                                                                                                                                                                                                               | Pinning                                                                                                                                                                                                                                                                                                                                                              |
| 5.2                                                                                                                                                                                                                                                                               | Pin description 4                                                                                                                                                                                                                                                                                                                                                    |
| 6                                                                                                                                                                                                                                                                                 | Functional description6                                                                                                                                                                                                                                                                                                                                              |
| 6.1                                                                                                                                                                                                                                                                               | Analog transceiver 6                                                                                                                                                                                                                                                                                                                                                 |
| 6.2                                                                                                                                                                                                                                                                               | Voltage regulator                                                                                                                                                                                                                                                                                                                                                    |
| 6.3                                                                                                                                                                                                                                                                               | PLL                                                                                                                                                                                                                                                                                                                                                                  |
| 6.4                                                                                                                                                                                                                                                                               | Bit clock recovery 6                                                                                                                                                                                                                                                                                                                                                 |
| 6.5                                                                                                                                                                                                                                                                               | Philips Serial Interface Engine (PSIE) 6                                                                                                                                                                                                                                                                                                                             |
| 6.6                                                                                                                                                                                                                                                                               | SoftConnect 6                                                                                                                                                                                                                                                                                                                                                        |
| 6.7                                                                                                                                                                                                                                                                               | GoodLink                                                                                                                                                                                                                                                                                                                                                             |
| 6.8                                                                                                                                                                                                                                                                               | Memory Management Unit (MMU) and                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                   | integrated RAM7                                                                                                                                                                                                                                                                                                                                                      |
| 6.9                                                                                                                                                                                                                                                                               | Parallel and DMA interface 7                                                                                                                                                                                                                                                                                                                                         |
| 6.10                                                                                                                                                                                                                                                                              | Example of parallel interface to an 80C51                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                   | microcontroller 7                                                                                                                                                                                                                                                                                                                                                    |
| 7                                                                                                                                                                                                                                                                                 | Direct Memory Access (DMA) transfer 8                                                                                                                                                                                                                                                                                                                                |
| 8                                                                                                                                                                                                                                                                                 | Endpoint description 9                                                                                                                                                                                                                                                                                                                                               |
| 9                                                                                                                                                                                                                                                                                 | Main endpoint                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                      |
| 10                                                                                                                                                                                                                                                                                | Command summary 11                                                                                                                                                                                                                                                                                                                                                   |
| 10<br>11                                                                                                                                                                                                                                                                          | -                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                   | Command summary11Command description12Command procedure12                                                                                                                                                                                                                                                                                                            |
| <b>11</b><br>11.1<br>11.2                                                                                                                                                                                                                                                         | Command summary11Command description12                                                                                                                                                                                                                                                                                                                               |
| <b>11</b><br>11.1<br>11.2<br>11.2.1                                                                                                                                                                                                                                               | Command summary11Command description12Command procedure12                                                                                                                                                                                                                                                                                                            |
| <b>11</b><br>11.1<br>11.2                                                                                                                                                                                                                                                         | Command summary11Command description12Command procedure12Initialization commands12                                                                                                                                                                                                                                                                                   |
| <b>11</b><br>11.1<br>11.2<br>11.2.1                                                                                                                                                                                                                                               | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12                                                                                                                                                                                                                                                               |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.3                                                                                                                                                                                                                 | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15                                                                                                                                                                                                                       |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1                                                                                                                                                                                                     | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15                                                                                                                                                                                           |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3                                                                                                                                                                                             | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16                                                                                                                                                                       |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1                                                                                                                                                                                   | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16                                                                                                                                              |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1<br>11.3.2                                                                                                                                                                         | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18                                                                                                                             |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3                                                                                                                                                               | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register18Read Endpoint Status18                                                                                                                        |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4                                                                                                                                                     | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Last Transaction Status register18                                                                                    |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5                                                                                                                                           | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Last Transaction Status register18Read Buffer20                                                   |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5<br>11.3.6                                                                                                                                 | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Last Transaction Status register18Read Buffer20Write Buffer20                                     |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.3.1<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5<br>11.3.6<br>11.3.7                                                                                                                                 | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Last Transaction Status register18Read Buffer20Write Buffer20Clear Buffer20                       |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5<br>11.3.6<br>11.3.7<br>11.3.8                                                                                                                       | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register18Read Endpoint Status18Read Last Transaction Status register18Read Buffer20Write Buffer20Validate Buffer21                                     |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5<br>11.3.6<br>11.3.7<br>11.3.8<br>11.3.9                                                                                                           | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Buffer20Write Buffer20Validate Buffer21Set Endpoint Status21                                      |
| 11           11.1           11.2           11.2.1           11.2.2           11.2.3           11.2.4           11.2.4.1           11.3.1           11.3.1           11.3.2           11.3.3           11.3.6           11.3.7           11.3.8           11.3.9           11.3.10 | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Buffer20Write Buffer20Validate Buffer21Set Endpoint Status21                                      |
| <b>11</b><br>11.1<br>11.2<br>11.2.1<br>11.2.2<br>11.2.3<br>11.2.4<br>11.2.4.1<br>11.3.2<br>11.3.3<br>11.3.4<br>11.3.5<br>11.3.6<br>11.3.7<br>11.3.8<br>11.3.9<br>11.3.10<br>11.4                                                                                                  | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Buffer20Write Buffer20Validate Buffer21Set Endpoint Status21Acknowledge Setup21General commands22 |
| 11         11.1         11.2         11.2.1         11.2.2         11.2.3         11.2.4         11.2.4.1         11.3.1         11.3.2         11.3.3         11.3.4         11.3.5         11.3.6         11.3.7         11.3.8         11.3.9         11.3.10                  | Command summary11Command description12Command procedure12Initialization commands12Set Address/Enable12Set Endpoint Enable13Set Mode13Set DMA15DMA Configuration register15Data flow commands16Read Interrupt register16Select Endpoint18Read Endpoint Status18Read Buffer20Write Buffer20Validate Buffer21Set Endpoint Status21                                      |

| 12   | Interrupt modes                         | 22 |
|------|-----------------------------------------|----|
| 13   | Limiting values                         | 23 |
| 14   | Recommended operating conditions        | 23 |
| 15   | Static characteristics                  | 23 |
| 16   | Dynamic characteristics                 | 24 |
| 17   | Test information                        | 29 |
| 18   | Package outline                         | 30 |
| 19   | Soldering                               | 32 |
| 19.1 | Introduction to soldering surface mount | -  |
|      | packages                                | 32 |
| 19.2 | Reflow soldering                        | 32 |
| 19.3 | Wave soldering                          | 32 |
| 19.4 | Manual soldering                        | 33 |
| 19.5 | Package related soldering information   | 33 |
| 20   | Abbreviations                           | 34 |
| 21   | Revision history                        | 35 |
| 22   | Legal information                       | 36 |
| 22.1 | Data sheet status                       | 36 |
| 22.2 | Definitions                             | 36 |
| 22.3 | Disclaimers                             | 36 |
| 22.4 | Trademarks                              | 36 |
| 23   | Contact information                     | 36 |
| 24   | Tables                                  | 37 |
| 25   | Figures                                 | 38 |
| 26   | Contents                                | 39 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© Koninklijke Philips Electronics N.V. 2006. All rights reserved.

For more information, please visit: http://www.semiconductors.philips.com. For sales office addresses, email to: sales.addresses@www.semiconductors.philips.com.

Date of release: 11 May 2006 Document identifier: PDIUSBD12\_9

