

October 1987 Revised January 2004

## MM74C154

# 4-Line to 16-Line Decoder/Demultiplexer

### **General Description**

The MM74C154 one of sixteen decoder is a monolithic complementary MOS (CMOS) integrated circuit constructed with N- and P-channel enhancement transistors. The device is provided with two strobe inputs, both of which must be in the logical "0" state for normal operation. If either strobe input is in the logical "1" state, all 16 outputs will go to the logical "1" state.

To use the product as a demultiplexer, one of the strobe inputs serves as a data input terminal, while the other strobe input must be maintained in the logical "0" state. The information will then be transmitted to the selected output as determined by the 4-line input address.

### **Features**

■ Supply voltage range: 3V to 15V

■ Tenth power TTL compatible: Drive 2 LPTTL loads

■ High noise margin: 1V guaranteed■ High noise immunity: 0.45 V<sub>CC</sub> (typ.)

## **Applications**

- Automotive
- · Data terminals
- Instrumentation
- · Medical electronics
- · Alarm systems
- · Industrial electronics
- · Remote metering
- · Computers

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                    |
|--------------|----------------|------------------------------------------------------------------------|
| MM74C154N    | N24A           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-011, 0.600" Wide |

### **Connection Diagram**



© 2004 Fairchild Semiconductor Corporation

DS005893

www.fairchildsemi.com

# Logic Diagram



# **Truth Table**

|          |           | Inpu  | its  |   |   | Outputs |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |
|----------|-----------|-------|------|---|---|---------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|
| G1       | G2        | D     | С    | В | Α | 0       | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 |
| L        | L         | L     | L    | L | L | L       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | L    | L | Н | Н       | L | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | L    | Н | L | Н       | Н | L | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | L    | Н | Н | Н       | Н | Н | L | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | Н    | L | L | Н       | Н | Н | Н | L | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | Н    | L | Н | Н       | Н | Н | Н | Н | L | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | Н    | Н | L | Н       | Н | Н | Н | Н | Н | L | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | L     | Н    | Н | Н | Н       | Н | Н | Н | Н | Н | Н | L | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | Н     | L    | L | L | Н       | Н | Н | Н | Н | Н | Н | Н | L | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | Н     | L    | L | Н | Н       | Н | Н | Н | Н | Н | Н | Н | Н | L | Н  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | Н     | L    | Н | L | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | L  | Н  | Н  | Н  | Н  | Н  |
| L        | L         | Н     | L    | Н | Н | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | L  | Н  | Н  | Н  | Н  |
| L        | L         | Н     | Н    | L | L | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | L  | Н  | Н  | Н  |
| L        | L         | Н     | Н    | L | Н | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | L  | Н  | Н  |
| L        | L         | Н     | Н    | Н | L | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | L  | Н  |
| L        | L         | Н     | Н    | Н | Н | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | L  |
| L        | Н         | Х     | Χ    | Х | X | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| Н        | L         | Х     | Χ    | X | X | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| Н        | Н         | Х     | Χ    | Χ | Χ | Н       | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н  | Н  | Н  | Н  | Н  | Н  |
| X = "Doi | n't Care" | Condi | tion |   |   |         |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |

www.fairchildsemi.com

## **Absolute Maximum Ratings**(Note 1)

Power Dissipation

Dual-In-Line 700 mW

 $\begin{array}{ccc} \text{Small Outline} & 500 \text{ mW} \\ \text{Operating V}_{\text{CC}} \text{ Range} & 3\text{V to 15V} \\ \end{array}$ 

Operating V<sub>CC</sub> Range Lead Temperature

(Soldering, 10 seconds) 260°C

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides

conditions for actual device operation.

### **DC Electrical Characteristics**

Min/max limits apply across temperature range unless otherwise noted Symbol Parameter Cor

| Symbol              | Parameter                        | Conditions                                      | Min                   | Тур    | Max | Units |
|---------------------|----------------------------------|-------------------------------------------------|-----------------------|--------|-----|-------|
| CMOS TO             | смоѕ                             | •                                               | *                     | · · ·  |     | 4     |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage        | V <sub>CC</sub> = 5.0V                          | 3.5                   |        |     | V     |
|                     |                                  | V <sub>CC</sub> = 10V                           | 8.0                   |        |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage        | V <sub>CC</sub> = 5.0V                          |                       |        | 1.5 | V     |
|                     |                                  | V <sub>CC</sub> = 10V                           |                       |        | 2.0 | V     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage       | $V_{CC} = 5.0V, I_{O} = -10\mu A$               | 4.5                   |        |     | ٧     |
|                     |                                  | $V_{CC} = 10V, I_{O} = -10 \mu A$               | 9.0                   |        |     |       |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage       | $V_{CC} = 5.0V, I_{O} = 10\mu A$                |                       |        | 0.5 | V     |
|                     |                                  | $V_{CC} = 10V$ , $I_{O} = 10 \mu A$             |                       |        | 1.0 | V     |
| I <sub>IN(1)</sub>  | Logical "1" Input Current        | V <sub>CC</sub> = 15V, V <sub>IN</sub> = 15V    |                       | 0.005  | 1.0 | μΑ    |
| I <sub>IN(0)</sub>  | Logical "0" Input Current        | $V_{CC} = 15V, V_{IN} = 0V$                     | -1.0                  | -0.005 |     | μΑ    |
| I <sub>CC</sub>     | Supply Current                   | V <sub>CC</sub> = 15V                           |                       | 0.05   | 300 | μΑ    |
| CMOS TO             | LPTTL INTERFACE                  | •                                               |                       |        |     |       |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage        | V <sub>CC</sub> = 4.75V                         | V <sub>CC</sub> - 1.5 |        |     | V     |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage        | V <sub>CC</sub> = 4.75V                         |                       |        | 0.8 | V     |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage       | $V_{CC} = 4.75V$ , $I_{O} = -100 \mu A$         | 2.4                   |        |     | V     |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage       | $V_{CC} = 4.75V$ , $I_{O} = 360 \mu A$          |                       |        | 0.4 | V     |
| OUTPUT D            | RIVE (See Family Characteristics | Data Sheet) (Short Circuit Current)             |                       |        |     |       |
| I <sub>SOURCE</sub> | Output Source Current            | $V_{CC} = 5.0V, V_{IN(0)} = 0V$                 | -1.75                 |        |     | mA    |
|                     |                                  | $T_A = 25$ °C, $V_{OUT} = 0$ V                  |                       |        |     |       |
| I <sub>SOURCE</sub> | Output Source Current            | $V_{CC} = 10V, V_{IN(0)} = 0V$                  | -8.0                  |        |     | mA    |
|                     |                                  | $T_A = 25$ °C, $V_{OUT} = 0V$                   |                       |        |     |       |
| I <sub>SINK</sub>   | Output Sink Current              | $V_{CC} = 5.0V, V_{IN(1)} = 5.0V$               | 1.75                  |        |     | mA    |
|                     |                                  | $T_A = 25$ °C, $V_{OUT} = V_{CC}$               |                       |        |     |       |
| I <sub>SINK</sub>   | Output Sink Current              | V <sub>CC</sub> = 10V, V <sub>IN(1)</sub> = 10V | 8.0                   |        |     | mA    |
|                     |                                  | $T_A = 25$ °C, $V_{OUT} = V_{CC}$               |                       |        |     |       |

# AC Electrical Characteristics (Note 2)

 $T_A = 25^{\circ}C, \ C_L = 50 \ \text{pF}, \ \text{unless otherwise noted}$ 

| Symbol           | Parameter                        | Conditions             | Min | Тур | Max | Units |  |  |  |
|------------------|----------------------------------|------------------------|-----|-----|-----|-------|--|--|--|
| t <sub>pd0</sub> | Propagation Delay to a Logical   | V <sub>CC</sub> = 5.0V |     | 275 | 400 | 20    |  |  |  |
|                  | "0" from Any Input to Any Output | V <sub>CC</sub> = 10V  |     | 100 | 200 | ns    |  |  |  |
| t <sub>pd0</sub> | Propagation Delay to a Logical   | V <sub>CC</sub> = 5.0V |     | 275 | 400 |       |  |  |  |
|                  | "0" from G1 or G2 to Any Output  | V <sub>CC</sub> = 10V  |     | 100 | 200 | ns    |  |  |  |
| t <sub>pd0</sub> | Propagation Delay to a Logical   | V <sub>CC</sub> = 5.0V |     | 265 | 400 | no    |  |  |  |
|                  | "0" from Any Input to Any Output | V <sub>CC</sub> = 10V  |     | 100 | 200 | ns    |  |  |  |
| t <sub>pd1</sub> | Propagation Delay to a Logical   | V <sub>CC</sub> = 5.0V |     | 265 | 400 | ns    |  |  |  |
|                  | "1" from G1 or G2 to Any Output  | V <sub>CC</sub> = 10V  |     | 100 | 200 | 115   |  |  |  |
| C <sub>IN</sub>  | Input Capacitance                | (Note 3)               |     | 5.0 |     | pF    |  |  |  |
| C <sub>PD</sub>  | Power Dissipation Capacitance    | (Note 4)               |     | 60  |     | pF    |  |  |  |

Note 2: AC Parameters are guaranteed by DC correlated testing.

Note 3: Capacitance is guaranteed by periodic testing.

Note 4: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see Family Characteristics Application Note AN-90.

# **Switching Time Waveforms**





 $t_r = t_f = 20 \text{ ns}$ 



24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-011, 0.600" Wide Package Number N24A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com