

## Features

- Compatible with following $\mathrm{I}^{2} \mathrm{C}$ bus modes:
- 1 MHz
- $\quad 400 \mathrm{kHz}$
- $\quad 100 \mathrm{kHz}$
- Memory array:
- 512 Kbit ( 64 Kbyte) of EEPROM
- Page size: 128 byte
- Additional write lockable page (M24512-D order codes)
- Single supply voltage and high speed:
- 1 MHz clock from 1.7 V to 5.5 V
- Write time:
- Byte write within 5 ms
- Page write within 5 ms
- Operating temperature range:
- $-40^{\circ} \mathrm{C}$ up to $+85^{\circ} \mathrm{C}$
- Random and sequential read modes
- Write protect of the whole memory array
- Enhanced ESD/latch-Up protection
- More than 4 million write cycles
- More than 200-years data retention
- Packages:
- SO8 ECOPACK2 ${ }^{\circledR}$
- TSSOP8 ECOPACK2 ${ }^{\circledR}$
- UFDFPN8 ECOPACK2 ${ }^{\circledR}$
- WLCSP ECOPACK2 ${ }^{\circledR}$
- Unsawn wafer (each die is tested)

The M24512 is a $512-\mathrm{Kbit} I^{2} \mathrm{C}$-compatible EEPROM (electrically erasable programmable memory) organized as $64 \mathrm{~K} \times 8$ bits.
The M24512-W can operate with a supply voltage from 2.5 V to 5.5 V , the $\mathrm{M} 24512-\mathrm{R}$ can operate with a supply voltage from 1.8 V to 5.5 V , and the $\mathrm{M} 24512-\mathrm{DF}$ can operate with a supply voltage from 1.7 V to 5.5 V . All these devices operate with a clock frequency of 1 MHz (or less), over an ambient temperature range of $-40^{\circ} \mathrm{C} /+85^{\circ} \mathrm{C}$.
The M24512-D offers an additional page, named the identification page ( 128 byte). The identification page can be used to store sensitive application parameters which can be (later) permanently locked in read-only mode.

Figure 1. Logic diagram


Table 1. Signal names

| Signal name | Function | Direction |
| :--- | :--- | :--- |
| E2, E1, E0 | Chip enable | Input |
| SDA | Serial data | I/O |
| SCL | Serial clock | Input |
| WC | Write control | Input |
| $V_{C C}$ | Supply voltage | - |
| $V_{S S}$ | Ground | - |

Figure 2. 8-pin package connections, top view

| E0 | 1 | 8 | VCC |
| :---: | :---: | :---: | :---: |
| E1 | 2 | 7 | $\overline{\mathrm{WC}}$ |
| E2 | 3 | 6 | SCL |
| VSS | 4 | 5 | SDA |

Figure 3. WLCSP connections


Table 2. Signal vs. bump position

| Position | A | B | C | D | E |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | SDA | - | E2 | - | $V_{S S}$ |
| 2 | - | SCL | - | $E 1$ | - |
| 3 | $V_{C C}$ | - | $\overline{W C}$ | - | $E 0$ |

## 2 Signal description

### 2.1 Serial clock (SCL)

The signal applied on the SCL input is used to strobe the data available on SDA(in) and to output the data on SDA(out).

### 2.2 Serial data (SDA)

SDA is an input/output used to transfer data in or data out of the device. SDA(out) is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from serial data (SDA) to $\mathrm{V}_{\mathrm{CC}}$ (Figure 12 indicates how to calculate the value of the pull-up resistor).

## $2.3 \quad$ Chip enable (E2, E1, E0)

( $\mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0$ ) input signals are used to set the value that is to be looked for on the three least significant bits (b3, b2, b1) of the 7 -bit device select code (see Table 3). These inputs must be tied to $\mathrm{V}_{\mathrm{Cc}}$ or $\mathrm{V}_{\mathrm{SS}}$, as shown in Figure 4. When not connected (left floating), these inputs are read as low (0).

Figure 4. Chip enable inputs connection


### 2.4 Write control ( $\overline{\mathrm{WC}}$ )

This input signal is useful for protecting the entire contents of the memory from inadvertent write operations. Write operations are disabled to the entire memory array when write control $(\overline{\mathrm{WC}})$ is driven high. Write operations are enabled when write control ( $\overline{\mathrm{WC}})$ is either driven low or left floating.
When write control $(\overline{\mathrm{WC}})$ is driven high, device select and address bytes are acknowledged, data bytes are not acknowledged.
$2.5 \quad V_{\text {SS }}$ (ground)
$V_{S S}$ is the reference for the $V_{C C}$ supply voltage.

### 2.6 Supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ )

### 2.6.1 Operating supply voltage ( $\mathbf{V}_{\mathrm{CC}}$ )

Prior to selecting the memory and issuing instructions to it, a valid and stable $\mathrm{V}_{\mathrm{CC}}$ voltage within the specified $\left[\mathrm{V}_{\mathrm{CC}}(\mathrm{min}), \mathrm{V}_{\mathrm{CC}}(\max )\right]$ range must be applied (see Operating conditions in Section 8 DC and AC parameters). In order to secure a stable DC supply voltage, it is recommended to decouple the $\mathrm{V}_{\mathrm{CC}}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF ) close to the $\mathrm{V}_{\mathrm{CC}} / \mathrm{V}_{\mathrm{SS}}$ package pins.
This voltage must remain stable and valid until the end of the transmission of the instruction and, for a write instruction, until the completion of the internal write cycle ( $\mathrm{t}_{\mathrm{w}}$ ).

### 2.6.2 Power-up conditions

The $\mathrm{V}_{\mathrm{CC}}$ voltage has to rise continuously from 0 V up to the minimum $\mathrm{V}_{\mathrm{CC}}$ operating voltage (see Operating conditions in Section 8 DC and AC parameters).

### 2.6.4 Power-down conditions

During power-down (continuous decrease in $\mathrm{V}_{\mathrm{CC}}$ ), the device must be in the standby power mode (mode reached after decoding a stop condition, assuming that there is no internal write cycle in progress).

## 3 Memory organization

The memory is organized as shown below.

Figure 5. Block diagram


The device supports the $I^{2} \mathrm{C}$ protocol. This is summarized in Figure 6. Any device that sends data on to the bus is defined to be a transmitter, and any device that reads the data to be a receiver. The device that controls the data transfer is known as the bus master, and the other as the slave device. A data transfer can only be initiated by the bus master, which will also provide the serial clock for synchronization. The device is always a slave in all communications.

Figure 6. $\mathrm{I}^{2} \mathrm{C}$ bus protocol


### 4.1 Start condition

Start is identified by a falling edge of serial data (SDA) while serial clock (SCL) is stable in the high state. A start condition must precede any data transfer instruction. The device continuously monitors (except during a write cycle) serial data (SDA) and serial clock (SCL) for a start condition.

### 4.2 Stop condition

Stop is identified by a rising edge of serial data (SDA) while serial clock (SCL) is stable and driven high. A stop condition terminates communication between the device and the bus master. A read instruction that is followed by NoAck can be followed by a stop condition to force the device into the standby mode.
A stop condition at the end of a write instruction triggers the internal write cycle.

### 4.3 Data input

During data input, the device samples serial data (SDA) on the rising edge of serial clock (SCL). For correct device operation, serial data (SDA) must be stable during the rising edge of serial clock (SCL), and the serial data (SDA) signal must change only when serial clock (SCL) is driven low.

### 4.4 Acknowledge bit (ACK)

The acknowledge bit is used to indicate a successful byte transfer. The bus transmitter, whether it be bus master or slave device, releases serial data (SDA) after sending eight bits of data. During the $9^{\text {th }}$ clock pulse period, the receiver pulls serial data (SDA) low to acknowledge the receipt of the eight data bits.

### 4.5 Device addressing

To start communication between the bus master and the slave device, the bus master must initiate a Start condition. Following this, the bus master sends the device select code, shown in Table 3 (most significant bit first).

Table 3. Device select code

|  | Device type identifier ${ }^{(1)}$ |  |  |  | Chip Enable address ${ }^{(2)}$ |  |  | RW |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
| Device select code when addressing the memory array | 1 | 0 | 1 | 0 | E2 | E1 | E0 | RW |
| Device select code when accessing the Identification page | 1 | 0 | 1 | 1 | E2 | E1 | E0 | RW |

1. The most significant bit, b7, is sent first.
2. E0, E1 and E2 are compared with the value read on input pins E0, E1 and E2.

When the device select code is received, the device only responds if the chip enable address is the same as the value on the chip enable (E2, E1, E0) inputs.
The $8^{\text {th }}$ bit is the Read/ $\bar{W}$ Vrite bit $(R \bar{W})$. This bit is set to 1 for read and 0 for write operations.
If a match occurs on the device select code, the corresponding device gives an acknowledgement on serial data (SDA) during the $9^{\text {th }}$ bit time. If the device does not match the device select code, it deselects itself from the bus, and goes into standby mode.

## 5 Instructions

### 5.1 Write operations

Following a start condition the bus master sends a device select code with the R/W bit (R $\bar{W})$ reset to 0 . The device acknowledges this, as shown in Figure 7, and waits for two address bytes. The device responds to each address byte with an acknowledge bit, and then waits for the data byte.

Table 4. Most significant address byte

| A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Table 5. Least significant address byte

| A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

When the bus master generates a stop condition immediately after a data byte Ack bit (in the " $10^{\text {th }}$ bit" time slot), either at the end of a byte write or a page write, the internal write cycle $t_{W}$ is triggered. A stop condition at any other time slot does not trigger the internal write cycle.
After the stop condition and the successful completion of an internal write cycle ( $\mathrm{t}_{\mathrm{w}}$ ), the device internal address counter is automatically incremented to point to the next byte after the last modified byte.
During the internal write cycle, serial data (SDA) is disabled internally, and the device does not respond to any requests.
If the write control input $(\overline{\mathrm{WC}})$ is driven high, the write instruction is not executed and the accompanying data bytes are not acknowledged, as shown in Figure 8.

### 5.1.1 Byte write

After the device select code and the address bytes, the bus master sends one data byte. If the addressed location is write-protected, by write control (WC) being driven high, the device replies with NoAck, and the location is not modified. If, instead, the addressed location is not write-protected, the device replies with Ack. The bus master terminates the transfer by generating a stop condition, as shown in Figure 7.

Figure 7. Write mode sequences with $\overline{\mathrm{WC}}=\mathbf{0}$ (data write enabled)

$\overline{W C}$ (cont'd)

Page Write (cont'd)


### 5.1.2 <br> Page write

The page write mode allows up to 128 byte to be written in a single write cycle, provided that they are all located in the same page in the memory: that is, the most significant memory address bits, A15/A7, are the same. If more bytes are sent than fit up to the end of the page, a "roll-over" occurs, i.e. the bytes exceeding the page end are written on the same page, from location 0.
The bus master sends from 1 to 128 byte of data, each of which is acknowledged by the device if write control $(\overline{\mathrm{WC}})$ is low. If write control $(\overline{\mathrm{WC}})$ is high, the contents of the addressed memory location are not modified, and each data byte is followed by a NoAck, as shown in Figure 8. After each transferred byte, the internal page address counter is incremented.
The transfer is terminated by the bus master generating a stop condition.
Figure 8. Write mode sequences with $\overline{\mathrm{WC}}=1$ (data write inhibited)

$\overline{W C}$


Page write

$\overline{\mathrm{WC}}$ (cont'd)


Page write (cont'd)


### 5.1.3 Write identification page (M2512-D only)

The identification page (128 byte) is an additional page which can be written and (later) permanently locked in read-only mode. It is written by issuing the write identification page instruction. This instruction uses the same protocol and format as page write (into memory array), except for the following differences:

- Device type identifier $=1011 \mathrm{~b}$
- MSB address bits A15/A7 are don't care except for address bit A10 which must be '0'. LSB address bits A6/A0 define the byte address inside the identification page.
If the identification page is locked, the data bytes transferred during the write identification page instruction are not acknowledged (NoAck).


### 5.1.4 Lock identification page (M24512-D only)

The lock identification page instruction (Lock ID) permanently locks the identification page in read-only mode. The lock ID instruction is similar to byte write (into memory array) with the following specific conditions:

- Device type identifier $=1011 \mathrm{~b}$
- Address bit A10 must be ' 1 '; all other address bits are don't care
- The data byte must be equal to the binary value xxxx xx 1 x , where x is don't care
5.1.5 ECC (error correction code) and write cycling

The error correction code (ECC) is an internal logic function which is transparent for the $\mathrm{I}^{2} \mathrm{C}$ communication protocol.
The ECC logic is implemented on each group of four EEPROM bytes (A group of four bytes is located at addresses [ $4^{*} \mathrm{~N}, 4^{*} \mathrm{~N}+1,4^{*} \mathrm{~N}+2,4^{*} \mathrm{~N}+3$ ], where N is an integer). Inside a group, if a single bit out of the four bytes happens to be erroneous during a read operation, the ECC detects this bit and replaces it with the correct value. The read reliability is therefore much improved.
Even if the ECC function is performed on groups of four bytes, a single byte can be written/cycled independently. In this case, the ECC function also writes/cycles the three other bytes located in the same group (A group of four bytes is located at addresses $\left[4^{*} \mathrm{~N}, 4^{*} \mathrm{~N}+1,4^{*} \mathrm{~N}+2,4^{*} \mathrm{~N}+3\right]$, where N is an integer). As a consequence, the maximum cycling budget is defined at group level and the cycling can be distributed over the 4 bytes of the group: the sum of the cycles seen by byte0, byte1, byte 2 and byte 3 of the same group must remain below the maximum value defined Table 12. Cycling performance by groups of four bytes.

### 5.1.6 Minimizing write delays by polling on ACK

The maximum write time ( $\mathrm{t}_{\mathrm{w}}$ ) is shown in AC characteristics tables in Section 8 DC and AC parameters, but the typical time is shorter. To make use of this, a polling sequence can be used by the bus master.
The sequence, as shown in Figure 9, is:

- Initial condition: a write cycle is in progress.
- Step 1: the bus master issues a Start condition followed by a device select code (the first byte of the new instruction).
- Step 2: if the device is busy with the internal write cycle, no Ack is returned and the bus master goes back to step 1. If the device has terminated the internal write cycle, it responds with an Ack, indicating that the device is ready to receive the second part of the instruction (the first byte of this instruction having been sent during Step 1).

Figure 9. Write cycle polling flowchart using ACK


1. The seven most significant bits of the device select code of a random read (bottom right box in the figure) must be identical to the seven most significant bits of the device select code of the write (polling instruction in the figure).

### 5.2 Read operations

Read operations are performed independently of the state of the write control ( $\overline{\mathrm{WC}}$ ) signal.
After the successful completion of a read operation, the device internal address counter is incremented by one, to point to the next byte address.
For the read instructions, after each byte read (data out), the device waits for an acknowledgement (data in)
during the $9^{\text {th }}$ bit time. If the bus master does not acknowledge during this $9^{\text {th }}$ time, the device terminates the data transfer and switches to its standby mode.

Figure 10. Read mode sequences

Current Address
Read


Random
Address
Read


Sequential
Current
Read


Sequential
Random Read


### 5.2.1 Random address read

A dummy write is first performed to load the address into this address counter (as shown in Figure 10) but without sending a stop condition. Then, the bus master sends another start condition, and repeats the device select code, with the $\mathrm{R} \overline{\mathrm{W}}$ bit set to 1 . The device acknowledges this, and outputs the contents of the addressed byte. The bus master must not acknowledge the byte, and terminates the transfer with a stop condition.

## Current address read

For the current address read operation, following a start condition, the bus master only sends a device select code with the $R \bar{W}$ bit set to 1 . The device acknowledges this, and outputs the byte addressed by the internal address counter. The counter is then incremented. The bus master terminates the transfer with a stop condition, as shown in Figure 10, without acknowledging the byte.
Note that the address counter value is defined by instructions accessing either the memory or the identification page. When accessing the Identification page, the address counter value is loaded with the byte location in the identification page, therefore the next current address read in the memory uses this new address counter value. When accessing the memory, it is safer to always use the random address read instruction (this instruction loads the address counter with the byte location to read in the memory, see Section 5.2.1 Random address read) instead of the current address Read instruction.

## Sequential read

This operation can be used after a current address read or a random address read. The bus master does acknowledge the data byte output, and sends additional clock pulses so that the device continues to output the next byte in sequence. To terminate the stream of bytes, the bus master must not acknowledge the last byte, and must generate a Stop condition, as shown in Figure 10.
The output data comes from consecutive addresses, with the internal address counter automatically incremented after each byte output. After the last memory address, the address counter "rolls-over", and the device continues to output data from memory address 00 h .

### 5.3 Read identification page (M24512-D only)

The identification page (128 bytes) is an additional page which can be written and (later) permanently locked in Read-only mode.
The identification page can be read by issuing an read identification page instruction. This instruction uses the same protocol and format as the random address read (from memory array) with device type identifier defined as 1011b. The MSB address bits A15/A7 are don't care, the LSB address bits A6/A0 define the byte address inside the identification page. The number of bytes to read in the ID page must not exceed the page boundary (e.g.: when reading the identification page from location 100d, the number of bytes should be less than or equal to 28 , as the ID page boundary is 128 bytes).

### 5.4 Read the lock status (M24512-D only)

The locked/unlocked status of the identification page can be checked by transmitting a specific truncated command [identification page write instruction + one data byte] to the device. The device returns an acknowledge bit if the identification page is unlocked, otherwise a NoAck bit if the identification page is locked.
Right after this, it is recommended to transmit to the device a start condition followed by a stop condition, so that:

- Start: the truncated command is not executed because the start condition resets the device internal logic,
- Stop: the device is then set back into standby mode by the stop condition.

The device is delivered with all the memory array bits and Identification page bits set to 1 (each byte contains FFh).

## 7 Maximum rating

Stressing the device outside the ratings listed in Table 6 may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the operating sections of this specification, is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Table 6. Absolute maximum ratings

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: |
| - | Ambient operating temperature | -55 | 130 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STG }}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {LEAD }}$ | Lead temperature during soldering | see note ${ }^{(1)}$ |  | ${ }^{\circ} \mathrm{C}$ |
| IOL | DC output current (SDA =0) | - | 5 | mA |
| $\mathrm{~V}_{\text {IO }}$ | Input or output range | -0.50 | 6.5 | V |
| $\mathrm{~V}_{\text {CC }}$ | Supply voltage | -0.50 | 6.5 | V |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic pulse (Human Body model) $)^{(2)}$ | - | 4000 | V |

1. Compliant with JEDEC Std J-STD-020E (for small body, Sn-Pb or Pb-free assembly), the ST ECOPACK 7191395 specification, and the European directive on Restrictions of Hazardous Substances (RoHS directive 2011/65/EU of July 2011).
2. Positive and negative pulses applied on different combinations of pin connections, according to AEC-Q100-002 (compliant with ANSI/ESDA/JEDEC JS-001-2012 standard, C1=100 pF, R1=1500 $\Omega$ ).

## 8 DC and AC parameters

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device.

Table 7. Operating conditions (voltage range W)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 2.5 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\mathrm{C}}$ | Operating clock frequency | - | 1 | MHz |

Table 8. Operating conditions (voltage range $\mathbf{R}$ )

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 1.8 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\mathrm{C}}$ | Operating clock frequency | - | 1 | MHz |

Table 9. Operating conditions (voltage range F )

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 1.7 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{f}_{\mathrm{C}}$ | Operating clock frequency | - | 1 | MHz |

Table 10. AC measurement conditions

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\text {bus }}$ | Load capacitance | - | 100 | pF |
| - | SCL input rise/fall time, SDA input fall time | - | 50 | ns |
| - | Input levels | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
| - | Input and output timing reference levels | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ | V |  |

Figure 11. AC measurement I/O waveform
Input voltage levels

Input and output Timing reference levels


Table 11. Input parameters

| Symbol | Parameter ${ }^{(1)}$ | Test condition | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance (SDA) | - | - | 8 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Input capacitance (other pins) | - | - | 6 | pF |
| $\mathrm{Z}_{\mathrm{L}}$ | Input impedance (E2, E1, E0, $\overline{\mathrm{WC}})^{(2)}$ | $\mathrm{V}_{\mathrm{IN}}<0.3 \mathrm{~V}_{\mathrm{CC}}$ | 30 | - | $\mathrm{k} \Omega$ |
| $\mathrm{Z}_{\mathrm{H}}$ |  | $\mathrm{V}_{\mathrm{IN}}>0.7 \mathrm{~V}_{\mathrm{CC}}$ | 500 | - | $\mathrm{k} \Omega$ |

1. Characterized only, not tested in production.
2. E2, E1, E0 input impedance when the memory is selected (after a start condition).

Table 12. Cycling performance by groups of four bytes

| Symbol | Parameter | Test condition | Max. | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Ncycle | Write cycle endurance $^{(1)}$ | $\mathrm{T}_{\mathrm{A}} \leq 25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}(\min )<\mathrm{V}_{\mathrm{CC}}<\mathrm{V}_{\mathrm{CC}}(\max )$ | $4,000,000$ | Write cycle ${ }^{(2)}$ |
|  |  | $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}(\min )<\mathrm{V}_{\mathrm{CC}}<\mathrm{V}_{\mathrm{CC}}(\max )$ | $1,200,000$ |  |

1. The write cycle endurance is defined by characterization and qualification. For devices embedding the ECC functionality, the write cycle endurance is defined for group of four bytes located at addresses [ $\left.4^{*} N, 4^{*} N+1,4^{*} N+2,4^{*} N+3\right]$ where $N$ is an integer.
2. A Write cycle is executed when either a page write, a byte write, a write identification page or a lock identification page instruction is decoded. When using the byte write, the page write or the write identification page, refer also to Section 5.1.5 ECC (error correction code) and write cycling

Table 13. Memory cell data retention

| Parameter | Test condition | Min. | Unit |
| :--- | :--- | :---: | :---: |
| Data retention ${ }^{(1)}$ | $\mathrm{T}_{\mathrm{A}}=55^{\circ} \mathrm{C}$ | 200 | Year |

1. The data retention behaviour is checked in production, while the data retention limit defined in this table is extracted from characterization and qualification results.

Table 14. DC characteristics (M24512-W, device grade 6)

| Symbol | Parameter | Test conditions (in addition to those in Table 7 and Table 10) | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ILI | Input leakage current (SCL, SDA, E2, E1, E0) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{CC}}$, device in Standby mode | - | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{CC}}$ | - | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply current (Read) | $2.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ | - | 2 | mA |
|  |  | $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ | - | 2.5 |  |
| Icco | Supply current (Write) | During $\mathrm{t}_{\mathrm{w}}$, $2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ | - | $5{ }^{(1)}$ | mA |
| Icc1 | Standby supply current | Device not selected ${ }^{(2)}$, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ | - | 2 | $\mu \mathrm{A}$ |
|  |  | Device not selected ${ }^{(2)}$, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ | - | 3 | $\mu \mathrm{A}$ |
| VIL | Input low voltage ${ }^{(3)}$ <br> (SCL, SDA, WC, E2, E1, E0) | - | -0.45 | 0.3 V Cc | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (SCL, SDA) | - | 0.7 V Cc | 6.5 | V |
|  | Input high voltage $(\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0)^{(4)}$ | - | 0.7 V cc | $\mathrm{V}_{\mathrm{CC}}+0.6$ | V |
| VoL | Output low voltage | $\begin{aligned} & \mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V} \text { or } \\ & \mathrm{I}_{\mathrm{OL}}=3 \mathrm{~A}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | - | 0.4 | V |

1. Characterized value, not tested in production.
2. The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle $t_{W}$ ( $t_{W}$ is triggered by the correct decoding of a write instruction).
3. $E_{i}$ inputs should be tied to $V_{s s}$ (see Section 2.3 Chip enable (E2, E1, E0)).
4. Ei inputs should be tied to Vcc (see Section 2.3 Chip enable (E2, E1, E0)).

Table 15. DC characteristics (M24512-R device grade 6)

| Symbol | Parameter | Test conditions ${ }^{(1)}$ (in addition to those in Table 8) | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current (E0, E1, E2, SCL, SDA) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {SS }}$ or $\mathrm{V}_{\mathrm{CC}}$, device in Standby mode | - | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $\mathrm{V}_{\mathrm{SS}}$ or $V_{C C}$ | - | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply current (Read) | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}, \mathrm{f}_{\mathrm{c}}=400 \mathrm{kHz}$ | - | 0.8 | mA |
|  |  | $\mathrm{f}_{\mathrm{c}}=1 \mathrm{MHz}$ | - | 2.5 | mA |
| Icco | Supply current (Write) | During $\mathrm{t}_{\mathrm{w}}$ $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 2.5 \mathrm{~V}$ | - | $5^{(2)}$ | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Standby supply current | Device not selected, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | - | 1 | $\mu \mathrm{A}$ |
| VIL | Input low voltage (SCL, SDA, $\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0)^{4}$ | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<2.5 \mathrm{~V}$ | -0.45 | $0.25 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (SCL, SDA) | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}}<2.5 \mathrm{~V}$ | 0.75 V CC | 6.5 | V |
|  | Input high voltage ( $\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0)^{(5)}$ | $1.8 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}}<2.5 \mathrm{~V}$ | 0.75 VCC | $\mathrm{V}_{\mathrm{cc}}+0.6$ | V |
| VoL | Output low voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=1.8 \mathrm{~V}$ | - | 0.2 | V |

1. If the application uses the voltage range $R$ device with $2.5 \mathrm{~V}<V_{C C}<5.5 \mathrm{~V}$ and $-40^{\circ} \mathrm{C}<T_{A}<+85^{\circ} \mathrm{C}$, please refer to Table 14 instead of this table.
2. Characterized value, not tested in production.
3. The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle $t_{W}$ ( $t_{W}$ is triggered by the correct decoding of a write instruction).
4. Ei inputs should be tied to $V_{S S}$ (see Section 2.3 Chip enable (E2, E1, E0)).
5. Ei inputs should be tied to $V_{C C}$ (see Section 2.3 Chip enable (E2, E1, E0)

Table 16. DC characteristics (M24512-DF, device grade 6)

| Symbol | Parameter | Test conditions ${ }^{(1)}$ (in addition to those in Table 9) | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current <br> (E0, E1, E2, SCL, SDA) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}$ <br> device in Standby mode | - | $\pm 2$ | $\mu \mathrm{A}$ |
| ILO | Output leakage current | SDA in Hi-Z, external voltage applied on SDA: $\mathrm{V}_{\mathrm{SS}}$ or $V_{C C}$ | - | $\pm 2$ | $\mu \mathrm{A}$ |
| Icc | Supply current (Read) | $\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}, \mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ | - | 0.8 | mA |
|  |  | $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ | - | 2.5 |  |
| Icco | Supply current (Write) | During tw | - | $5^{(2)}$ | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Standby supply current | Device not selected, $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ | - | 1 | $\mu \mathrm{A}$ |
| VIL | Input low voltage (SCL, SDA, $\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E})^{(4)}$ | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{Cc}}<2.5 \mathrm{~V}$ | -0.45 | $0.25 \mathrm{~V}_{\mathrm{cc}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (SCL, SDA) | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<2.5 \mathrm{~V}$ | $0.75 \mathrm{~V}_{\mathrm{CC}}$ | 6.5 | V |
|  | Input high voltage ( $\overline{\mathrm{WC}}, \mathrm{E} 2, \mathrm{E} 1, \mathrm{E} 0)^{(5)}$ | $1.7 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<2.5 \mathrm{~V}$ | $0.75 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+0.6$ | V |
| $\mathrm{V}_{\text {OL }}$ | Output low voltage | $\mathrm{l}_{\mathrm{OL}}=1 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ | - | 0.2 | V |

1. If the application uses the voltage range $F$ device with $2.5 \mathrm{~V}<V_{C C}<5.5 \mathrm{~V}$ and $-40^{\circ} \mathrm{C}<T_{A}<+85^{\circ} \mathrm{C}$, please refer to Table 14 instead of this table.
2. Characterized value, not tested in production.
3. The device is not selected after power-up, after a read instruction (after the stop condition), or after the completion of the internal write cycle $t_{W}$ ( $t_{W}$ is triggered by the correct decoding of a write instruction).
4. Ei inputs should be tied to $V_{S S}$ (see Section 2.3 Chip enable (E2, E1, E0)).
5. Ei inputs should be tied to $V_{C C}$ (see Section 2.3 Chip enable (E2, E1, E0)).

Table 17.400 kHz AC characteristics

| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\mathrm{SCL}}$ | Clock frequency | - | 400 | kHz |
| $\mathrm{t}_{\text {chCL }}$ | thigh | Clock pulse width high | 600 | - | ns |
| $\mathrm{t}_{\text {cleh }}$ | tow | Clock pulse width low | 1300 | - | ns |
| $\mathrm{t}_{\text {QL1QL2 }}{ }^{(1)}$ | $t_{\text {F }}$ | SDA (out) fall time | $20^{(2)}$ | 300 | ns |
| ${ }_{\text {txH1XH2 }}$ | $\mathrm{t}_{\mathrm{R}}$ | Input signal rise time | ${ }^{(3)}$ | ${ }^{(3)}$ | ns |
| ${ }^{\text {txL1XL2 }}$ | $t_{\text {F }}$ | Input signal fall time | ${ }^{(3)}$ | ${ }^{(3)}$ | ns |
| $t_{\text {DXCH }}$ | $\mathrm{tsu}_{\text {S }}$ DAT | Data in set up time | 100 | - | ns |
| $t_{\text {cldx }}$ | $t_{\text {HD }}$ DAT | Data in hold time | 0 | - | ns |
| $\mathrm{t}_{\text {CLQx }}{ }^{(4)}$ | $t_{\text {DH }}$ | Data out hold time | 100 | - | ns |
| $\mathrm{t}_{\text {CLQV }}{ }^{(5)}$ | $t_{\text {AA }}$ | Clock low to next data valid (access time) | - | 900 | ns |
| $\mathrm{t}_{\text {chil }}$ | $t_{\text {SU: }}$ STA | Start condition setup time | 600 | - | ns |
| tblcl | $t_{\text {Hd: }}$ STA | Start condition hold time | 600 | - | ns |
| $\mathrm{t}_{\text {chin }}$ | $\mathrm{t}_{\text {Su:Sto }}$ | Stop condition set up time | 600 | - | ns |
| $t_{\text {DHDL }}$ | $t_{\text {buF }}$ | Time between Stop condition and next Start condition | 1300 | - | ns |
| $\mathrm{twLDL}^{(1)(6)}$ | $t_{\text {su:wc }}$ | $\overline{\mathrm{WC}}$ set up time (before the Start condition) | 0 | - | $\mu \mathrm{s}$ |
| $t_{\text {DHW }}{ }^{(1)(7)}$ | $t_{\text {HD: }}$ wc | $\bar{W} \mathbf{C}$ hold time (after the Stop condition) | 1 | - | $\mu \mathrm{s}$ |
| $t_{w}$ | $t_{\text {WR }}$ | Write time | - | 5 | ms |
| $\mathrm{t}_{\mathrm{NS}}{ }^{(1)}$ | - | Pulse width ignored (input filter on SCL and SDA) - single glitch | - | 80 | ns |

1. Characterized only, not tested in production.
2. With $C_{L}=10 \mathrm{pF}$.
3. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^{2} C$ specification that the input signal rise and fall times be more than 20 ns and less than 300 ns when $f_{C}<400 \mathrm{kHz}$.
4. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.
5. $t_{C L Q V}$ is the time (from the falling edge of $S C L$ ) required by the $S D A$ bus line to reach either $0.3 V_{C C}$ or $0.7 \mathrm{~V}_{C C}$, assuming that $R_{\text {bus }} \times C_{\text {bus }}$ time constant is within the values specified in Figure 12.
6. $\overline{W C}=0$ set up time condition to enable the execution of a WRITE command.
7. $\overline{W C}=0$ hold time condition to enable the execution of a WRITE command.

Table 18. 1 MHz AC characteristics

| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SCL }}$ | Clock frequency | 0 | 1 | MHz |
| $\mathrm{t}_{\mathrm{CHCL}}$ | $\mathrm{t}_{\mathrm{HIGH}}$ | Clock pulse width high | 300 | - | ns |
| $\mathrm{t}_{\mathrm{CLCH}}$ | t Low | Clock pulse width low | 550 | - | ns |
| $\mathrm{t}_{\mathrm{XH} 1 \mathrm{XH} 2}$ | $t_{R}$ | Input signal rise time | (1) | (1) | ns |
| $\mathrm{t}_{\mathrm{XL} 1 \times \mathrm{XL2}}$ | $t_{\text {F }}$ | Input signal fall time | (1) | (1) | ns |
| $\mathrm{t}_{\text {QL1QL2 }}{ }^{(2)}$ | $t_{F}$ | SDA (out) fall time | - | 120 | ns |
| $t_{\text {DXCH }}$ | $\mathrm{t}_{\text {SU:DAT }}$ | Data in setup time | 80 | - | ns |
| $\mathrm{t}_{\text {CLDX }}$ | $t_{\text {HD: }}$ DAT | Data in hold time | 0 | - | ns |
| $\mathrm{t}_{\mathrm{CLQX}}{ }^{(3)}$ | $t_{\text {DH }}$ | Data out hold time | 50 | - | ns |
| $\mathrm{t}_{\text {CLQV }}{ }^{(4)}$ | $\mathrm{t}_{\mathrm{AA}}$ | Clock low to next data valid (access time) | - | 500 | ns |
| $\mathrm{t}_{\text {CHDL }}$ | $t_{\text {SU:STA }}$ | Start condition setup time | 250 | - | ns |
| $t_{\text {DLCL }}$ | $t_{\text {HD: }}$ STA | Start condition hold time | 250 | - | ns |
| $\mathrm{t}_{\mathrm{CHDH}}$ | $t_{\text {SU:STO }}$ | Stop condition setup time | 250 | - | ns |
| $t_{\text {DHDL }}$ | $\mathrm{t}_{\text {BUF }}$ | Time between Stop condition and next Start condition | 500 | - | ns |
| $\mathrm{t}_{\text {WLDL }}{ }^{(2)(5)}$ | $\mathrm{t}_{\text {SU:WC }}$ | $\overline{\mathrm{WC}}$ set up time (before the Start condition) | 0 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {DHWH }}{ }^{(2)(6)}$ | $t_{\text {HD:WC }}$ | $\overline{\mathrm{WC}}$ hold time (after the Stop condition) | 1 | - | $\mu \mathrm{s}$ |
| $t_{W}$ | $t_{W R}$ | Write time | - | 5 | ms |
| $\mathrm{t}_{\mathrm{NS}}{ }^{(2)}$ | - | Pulse width ignored (input filter on SCL and SDA) | - | 80 | ns |

1. There is no min. or max. values for the input signal rise and fall times. It is however recommended by the $I^{2} C$ specification that the input signal rise and fall times be less than 120 ns when $f_{C}<1 \mathrm{MHz}$.
2. Characterized only, not tested in production.
3. To avoid spurious Start and Stop conditions, a minimum delay is placed between SCL=1 and the falling or rising edge of SDA.
4. $t_{C L Q V}$ is the time (from the falling edge of $S C L$ ) required by the $S D A$ bus line to reach either $0.3 V_{C C}$ or $0.7 V_{C C}$, assuming that the Rbus $\times$ Cbus time constant is within the values specified in Figure 13.
5. $\overline{W C}=0$ set up time condition to enable the execution of a WRITE command.
6. $\overline{W C}=0$ hold time condition to enable the execution of a WRITE command.

Figure 12. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance ( $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$


Figure 13. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance ( $C_{b u s}$ ) for an $I^{2} C$ bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$


Figure 14. AC waveforms


## 9

 Package informationIn order to meet environmental requirements, ST offers these devices in different grades of ECOPACK ${ }^{\circledR}$ packages, depending on their level of environmental compliance. ECOPACK ${ }^{\circledR}$ specifications, grade definitions and product status are available at: www.st.com. ECOPACK ${ }^{\circledR}$ is an ST trademark.
For die information concerning the M24512-W delivered in unsawn wafer, please contact your nearest ST Sales Office.

### 9.1 UFDFPN8 (DFN8) package information

UFDFPN8 is an 8-lead, $2 \times 3 \mathrm{~mm}, 0.5 \mathrm{~mm}$ thickness ultra thin profile fine pitch dual flat package
Figure 15. UFDFPN8 - Outline


Detail "A"
Even terminal

1. Max. package war-page is 0.05 mm .
2. Exposed copper is not systematic and can appear partially or totally according to the cross section.
3. Drawing is not to scale.
4. The central pad (the area E2 by D2 in the above illustration) must be either connected to $\mathrm{V}_{\mathrm{SS}}$ or left floating (not connected) in the end application.

Table 19. UFDFPN8 - Mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.450 | 0.550 | 0.600 | 0.0177 | 0.0217 | 0.0236 |
| A1 | 0.000 | 0.020 | 0.050 | 0.0000 | 0.0008 | 0.0020 |
| $\mathrm{b}^{(2)}$ | 0.200 | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 |
| D | 1.900 | 2.000 | 2.100 | 0.0748 | 0.0787 | 0.0827 |
| D2 | 1.200 | - | 1.600 | 0.0472 | - | 0.0630 |
| E | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |
| E2 | 1.200 | - | 1.600 | 0.0472 | - | 0.0630 |
| e | - | 0.500 | - | 0.0197 |  |  |
| K | 0.300 | - | - | 0.0118 | - | - |
| L | 0.300 | - | 0.500 | 0.0118 | - | 0.0197 |
| L1 | - | - | 0.150 | - | - | 0.0059 |
| L3 | 0.300 | - | - | 0.0118 | - | - |
| aaa | - | - | 0.150 | - | - | 0.0059 |
| bbb | - | - | 0.100 | - | - | 0.0039 |
| CCC | - | - | 0.100 | - | - | 0.0039 |
| ddd | - | - | 0.050 | - | - | 0.0020 |
| eee ${ }^{(3)}$ | - | - | 0.080 | - | - | 0.0031 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. Dimension $b$ applies to plated terminal and is measured between 0.15 and 0.30 mm from the terminal tip.
3. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

Figure 16. UFDFPN8 - Recommended footprint


1. Dimensions are expressed in millimeters.

### 9.2 TSSOP8 package information

TSSOP8 is an 8 lead thin shrink small outline, $3 \times 6.4 \mathrm{~mm}, 0.65 \mathrm{~mm}$ pitch, package.
Figure 17. TSSOP8 - Outline


1. Drawing is not to scale.

Table 20. TSSOP8 - Mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | - | - | 1.200 | - | - | 0.0472 |
| A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 |
| A2 | 0.800 | 1.000 | 1.050 | 0.0315 | 0.0394 | 0.0413 |
| b | 0.190 | - | 0.300 | 0.0075 | - | 0.0118 |
| c | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 |
| CP | - | - | 0.100 | - | - | 0.0039 |
| D | 2.900 | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |
| E | - | 0.650 | - | - | 0.0256 | - |
| E1 | 6.200 | 6.400 | 6.600 | 0.2441 | 0.2520 | 0.2598 |
| L | 4.300 | 4.400 | 4.500 | 0.1693 | 0.1732 | 0.1772 |
| L1 | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 |
| a | - | 1.000 | - | - | 0.0394 | - |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 18. TSSOP8 - Recommended footprint


1. Dimensions are expressed in millimeters.

### 9.3 SO8N package information

SO8N is an 8 lead, $4.9 \times 6 \mathrm{~mm}$, plastic small outline, 150 mils body width, package.
Figure 19. SO8N - Outline


1. Drawing is not to scale.

Table 21. SO8N - Mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Typ. | Max. | Min. | Typ. | Max. |
| A | - | - | 1.750 | - | - | 0.0689 |
| A1 | 0.100 | - | 0.250 | 0.0039 | - | 0.0098 |
| A2 | 1.250 | - | - | 0.0492 | - | - |
| b | 0.280 | - | 0.480 | 0.0110 | - | 0.0189 |
| c | 0.170 | - | 0.230 | 0.0067 | - | 0.0091 |
| D | 4.800 | 4.900 | 5.000 | 0.1890 | 0.1929 | 0.1969 |
| E | 5.800 | 6.000 | 6.200 | 0.2283 | 0.2362 | 0.2441 |
| E1 | 3.800 | 3.900 | 4.000 | 0.1496 | 0.1535 | 0.1575 |
| h | - | 1.270 | - | - | 0.0500 | - |
| k | 0.250 | - | 0.500 | 0.0098 | - | 0.0197 |
| L | $0^{\circ}$ | - | $8^{\circ}$ | $0^{\circ}$ | - | $8^{\circ}$ |
| L1 | 0.400 | - | 1.270 | 0.0157 | - | - |
| ccc | - | 1.040 | - | - | 0.0409 | - |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 20. SO8N - Recommended footprint


1. Dimensions are expressed in millimeters.

### 9.4 WLCSP8 (CS) package information

WLCSP8 is a 8 bumps, $1.289 \times 1.955 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch wafer level chip scale package
Figure 21. WLCSP8-Outline


1. Drawing is not to scale
2. Dimension is measured at the maximum bump diameter parallel to primary datum Z .
3. Primary datum $Z$ and seating plane are defined by the spherical crowns of the bump.
4. Bump position designation per JESD 95-1, SPP-010.

Table 22. WLCSP8 - Mechanical data

| Symbol | millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.500 | 0.540 | 0.580 | 0.0197 | 0.0213 | 0.0228 |
| A1 | - | 0.190 | - | - | 0.0075 | - |
| A2 | - | 0.350 | - | - | 0.0138 | - |
| b | - | 0.270 | - | - | 0.0106 | - |
| D | - | 1.289 | 1.309 | - | 0.0507 | 0.0515 |
| E | - | 1.955 | 1.975 | - | 0.0769 | 0.0777 |
| e | - | 1.000 | - | - | 0.0393 | - |
| e1 | - | 0.866 | - | - | 0.0340 | - |
| e2 | - | 0.500 | - | - | 0.0196 | - |
| e3 | - | 0.433 | - | - | 0.0170 | - |
| F | - | 0.202 | - | - | 0.0079 | - |
| G | - | 0.469 | - | - | 0.0184 | - |
| aaa | - | 0.110 | - | - | 0.0043 | - |
| bbb | - | 0.110 | - | - | 0.0043 | - |
| ccc | - | 0.110 | - | - | 0.0043 | - |
| ddd | - | 0.060 | - | - | 0.0024 | - |
| eee | - | 0.060 | - | - | 0.0024 | - |

1. Values in inches are converted from mm and rounded to four decimal digits.

Figure 22. WLCSP8 - Recommended footprint


1. Dimensions are expressed in millimeters.

### 9.5 WLCSP8 (CU) package information

This WLCSP is a 8 balls, $1.289 \times 1.955 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch, with BSC, wafer level chip scale package

Figure 23. WLCSP8-Outline


1. Drawing is not to scale.
2. Dimension is measured at the maximum bump diameter parallel to primary datum $Z$.
3. Primary datum $Z$ and seating plane are defined by the spherical crowns of the bump.
4. Bump position designation per JESD 95-1, SPP-010.

Table 23. WLCSP8 - Mechanical data

|  | Millimeters |  |  | inches ${ }^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Min | Typ | Max | Min | Typ | Max |
| A | 0.262 | 0.295 | 0.328 | 0.0103 | 0.0116 | 0.0129 |
| A1 | - | 0.095 | - | - | 0.0037 | - |
| A2 | - | 0.175 | - | - | 0.0069 | - |
| A3 | - | 0.025 | - | - | 0.0010 | - |
| b | - | 0.185 | - | - | 0.0073 | - |
| D | - | 1.289 | 1.309 | - | 0.0507 | 0.0515 |
| E | - | 1.955 | 1.975 | - | 0.0772 | 0.0778 |
| e | - | 1.000 | - | - | 0.0394 | - |
| e1 | - | 0.866 | - | - | 0.0341 | - |
| e2 | - | 0.500 | - | - | 0.0197 | - |
| e3 | - | 0.433 | - | - | 0.0170 | - |
| F | - | 0.212 | - | - | 0.0083 | - |
| G | - | 0.478 | - | - | 0.0096 | - |
| aaa | - | 0.110 | - | - | 0.0188 | - |
| bbb | - | 0.110 | - | - | 0.0043 | - |
| ccc | - | 0.110 | - | - | 0.0043 | - |
| ddd | - | 0.060 | - | - | 0.0024 | - |
| eee | - | 0.060 | - | - | 0.0024 | - |

1. Values in inches are converted from mm and rounded to the 4 rd decimal place

Figure 24. WLCSP8-Recommended footprint


1. Dimensions are expressed in millimeters.

## 10 Ordering information

Table 24. Ordering information scheme

/K = Manufacturing technology code

1. ECOPACK2 (RoHS compliant and free of brominated, chlorinated and antimony oxide flame retardants).
2. These process letters appear on the device package (marking) and on the shipment box. Contact your nearest ST Sales Office for further information

Table 25. Ordering information scheme (unsawn wafer)

| Example: | M24 | 512 - | D | F | K | W | 20 |  | 190 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Device type |  |  |  |  |  |  |  |  |  |
| $\mathrm{M} 24=\mathrm{I}^{2} \mathrm{C}$ serial access EEPROM |  |  |  |  |  |  |  |  |  |
| Device function |  |  |  |  |  |  |  |  |  |
| 512 = 512 Kbit ( $64 \mathrm{~K} \times 8 \mathrm{bit}$ ) |  |  |  |  |  |  |  |  |  |
| Device family |  |  |  |  |  |  |  |  |  |
| $D=$ With identification page |  |  |  |  |  |  |  |  |  |
| Operating voltage |  |  |  |  |  |  |  |  |  |
| $\mathrm{F}=\mathrm{V}_{\mathrm{CC}}=1.7 \mathrm{~V}$ to 5.5 V |  |  |  |  |  |  |  |  |  |
| Process |  |  |  |  |  |  |  |  |  |
| $\mathrm{K}=\mathrm{F} 8 \mathrm{H}$ |  |  |  |  |  |  |  |  |  |
| Delivery form |  |  |  |  |  |  |  |  |  |
| W =Unsawn wafer |  |  |  |  |  |  |  |  |  |
| Wafer thickness |  |  |  |  |  |  |  |  |  |
| 20 = Non-backlapped wafer |  |  |  |  |  |  |  |  |  |
| Wafer testing |  |  |  |  |  |  |  |  |  |
| I = Inkless test |  |  |  |  |  |  |  |  |  |
| Device grade |  |  |  |  |  |  |  |  |  |

$90=-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

Note: $\quad$ For all information concerning the M24512 delivered in unsawn wafer, please contact your nearest ST Sales Office.

Note: $\quad$ Parts marked as ES or E or accompanied by an Engineering Sample notification letter are not yet qualified and therefore not approved for use in production. ST is not responsible for any consequences resulting from such use. In no event will ST be liable for the customer using any of these engineering samples in production. ST's Quality department must be contacted prior to any decision to use these engineering samples to run a qualification activity.

## Revision history

Table 26. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 31-Jan-2011 | 22 | Updated Table 7, Table 13, Table 16 and Table 17. <br> Added note (2) to Table 14. <br> Deleted Table 22: Available M24512-W and M24512-R products (package, voltage range, temperature grade) and Table 23: Available M24512-DR products (package, voltage range, temperature grade). |
| 01-Mar-2012 | 23 | - Deleted reference "M24512-DR" and inserted reference "M24512-DF". <br> - Updated data regarding package UFDFPN8. <br> - Updated Section 1: Description. <br> - Added Figure 4 and updated title of Figure 3. <br> - Updated VESD value in Table 7: Absolute maximum ratings, note (1) under Table 13 and ICC value in Table 14. <br> - Added Table 10: Operating conditions (voltage range F) and Table 15: DC characteristics (voltage range F). <br> - Added values $t_{\text {WLDL }}$ and $t_{D H W H}$ in Table 16: 400 kHz AC characteristics and Table 17: 1 MHz AC characteristics. <br> - Replaced Figure 14. |
| 12-Apr-2012 | 24 | Updated Section 1: Description. |
| 25-Jun-2012 | 25 | Datasheet split into: <br> - M24512-125 datasheet for automotive products (range 3), <br> - M24512-W M24512-R M24512-DR M24512-DF for standard products (range 6, this datasheet rev 25). <br> Deleted: <br> - SO8W package <br> - UFDFPN8 (MLP8): MB version package <br> - WLCSP (KA die) dimensions <br> Added: <br> - Reference M24512-DR <br> - Table 12: Cycling performance <br> - Table 13: Memory cell data retention <br> Updated: <br> - Figure 12: Maximum Rbus value versus bus parasitic capacitance (Cbus) for an I2C bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$ <br> - Figure 13: Maximum Rbus value versus bus parasitic capacitance Cbus) for an I2C bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=1 \mathrm{MHz}$ |
| 17-Sep-2012 | 26 | Updated Section 5.2.2: Current Address Read. <br> Modified Figure 3: WLCSP connections and Figure |


| Date | Revision | Changes |
| :---: | :---: | :---: |
| 16-Feb-2015 | 27 | Removed: <br> - Note on Figure 3 <br> - Note 2 on Table 3 <br> Updated: <br> - Note 1 on Table 12 and Table 13 <br> - Table 18 <br> - Figure 11 <br> - Table 20 <br> - Titles on Figure and Table 21 <br> - Table 24 <br> - Note 1 on Table 21 <br> Added: <br> - Note 2 on Table 12 <br> - Note 4 and 5 on Table 14 <br> - Note 6, 7 and 8 on Table 15 <br> - Note 6, 7 on Table 16 <br> - Note 8 on Table 17 <br> - Figure 20 <br> - Reference to Engineering sample after Ordering information scheme |
| 27-May-2015 | 28 | Added: <br> - Unsawn wafer reference on cover page and Table 25: Ordering information scheme (unsawn wafer) <br> - Note 1 on Table 12 <br> - Removed ordering type M24512-DRxxxx from the whole document (device replaced by either M24512-Rxxx or M24512-DFxxx) |
| 22-Mar-2018 | 29 | Added: <br> - WLCSP8 ultra thin package in cover page <br> - Section 9.5: WLCSP8 ultra thin package information <br> - Table 3: Device select code <br> Updated: <br> - Figure 3: WLCSP connections <br> - Table 10: AC measurement conditions <br> - Table 24: Ordering information scheme |
| 21-Sep-2018 | 30 | Updated: <br> - Figure 19: WLCSP - 8 bumps, $1.271 \times 1.937 \mathrm{~mm}, 0.5 \mathrm{~mm}$ pitch wafer level chip scale package outline <br> - Figure 21: WLCSP - 8 balls, $1.289 \times 1.955 \mathrm{~mm}, 1 \mathrm{~mm}$ pitch, wafer level chip scale package outline |
| 06-Oct-2020 | 31 | Updated: <br> - Features <br> - Figure 5. Block diagram <br> Added: <br> - Figure 16. UFDFPN8 - Recommended footprint <br> - Figure 18. TSSOP8 - Recommended footprint <br> Removed note in: <br> - Table 6. Absolute maximum ratings, Table 7. Operating conditions (voltage range W), Table 8. Operating conditions (voltage range R), Table 9. Operating conditions (voltage range F),Table 12. Cycling performance by groups of four bytes, Table 13. Memory cell data retention, Table 14. DC characteristics (M24512-W, device grade 6), Table 15. DC characteristics (M24512-R device grade 6), Table 16. DC characteristics (M24512-DF, device grade 6), Table 18. 1 MHz AC characteristics |

## Contents

1 Description ..... 2
2 Signal description ..... 4
2.1 Serial Clock (SCL) ..... 4
2.2 Serial Data (SDA) ..... 4
2.3 Chip Enable (E2, E1, E0) ..... 4
2.4 Write Control (WC) ..... 4
2.5 VSS (ground) ..... 4
2.6 Supply voltage (VCC) ..... 5
2.6.1 Operating supply voltage (VCC) ..... 5
2.6.2 Power-up conditions ..... 5
2.6.3 Device reset ..... 5
2.6.4 Power-down conditions ..... 5
3 Memory organization ..... 6
4 Device operation ..... 7
4.1 Start condition ..... 8
4.2 Stop condition ..... 8
4.3 Data input ..... 8
4.4 Acknowledge bit (ACK). ..... 8
4.5 Device addressing ..... 9
5 Instructions ..... 10
5.1 Write operations ..... 10
5.1.1 Byte Write ..... 11
5.1.2 Page Write ..... 12
5.1.3 Write Identification Page (M24128-D only) ..... 13
5.1.4 Lock Identification Page (M24128-D only) ..... 13
5.1.5 ECC (Error Correction Code) and Write cycling ..... 13
5.1.6 Minimizing Write delays by polling on ACK ..... 14
5.2 Read operations ..... 15
5.2.1 Random Address Read ..... 16
5.2.2 Current Address Read ..... 16
5.2.3 Sequential Read ..... 16
5.3 Read identification page (M24512-D only) ..... 16
5.4 Read the lock status (M24512-D only) ..... 17
6 Initial delivery state ..... 18
7 Maximum rating ..... 19
8 DC and AC parameters ..... 20
9 Package information ..... 29
9.1 UFDFPN8 (DFN8) package information ..... 29
9.2 TSSOP8 package information ..... 31
9.3 SO8N package information ..... 33
9.4 WLCSP8 (CS) package information ..... 35
9.5 WLCSP8 (CU) package information ..... 37
10 Ordering information ..... 39
Revision history ..... 41

## List of tables

Table 1. Signal names ..... 2
Table 2. Signal vs. bump position ..... 3
Table 3. Device select code ..... 9
Table 4. Most significant address byte. ..... 10
Table 5. Least significant address byte ..... 10
Table 6. Absolute maximum ratings ..... 19
Table 7. Operating conditions (voltage range W) ..... 20
Table 8. Operating conditions (voltage range R ) ..... 20
Table 9. Operating conditions (voltage range F) ..... 20
Table 10. AC measurement conditions ..... 20
Table 11. Input parameters ..... 21
Table 12. Cycling performance by groups of four bytes ..... 21
Table 13. Memory cell data retention ..... 21
Table 14. DC characteristics (M24512-W, device grade 6). ..... 22
Table 15. DC characteristics (M24512-R device grade 6) ..... 23
Table 16. DC characteristics (M24512-DF, device grade 6) ..... 24
Table 17. 400 kHz AC characteristics ..... 25
Table 18. 1 MHz AC characteristics ..... 26
Table 19. UFDFPN8 - Mechanical data ..... 30
Table 20. TSSOP8 - Mechanical data ..... 31
Table 21. SO8N - Mechanical data ..... 33
Table 22. WLCSP8-Mechanical data ..... 36
Table 23. WLCSP8 - Mechanical data. ..... 38
Table 24. Ordering information scheme. ..... 39
Table 25. Ordering information scheme (unsawn wafer) ..... 40
Table 26. Document revision history ..... 41

## List of figures

Figure 1. Logic diagram. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Figure 2. 8-pin package connections, top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Figure 3. WLCSP connections . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Figure 4. Chip enable inputs connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Figure 5. Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Figure 6. $I^{2}$ C bus protocol . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Figure 7. Write mode sequences with $\overline{\mathrm{WC}}=0$ (data write enabled) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Figure 8. Write mode sequences with $\overline{W C}=1$ (data write inhibited). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Figure 9. Write cycle polling flowchart using ACK . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Figure 10. Read mode sequences . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Figure 11. AC measurement I/O waveform . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Figure 12. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance $\left(C_{b u s}\right)$ for an $I^{2} \mathrm{C}$ bus at maximum frequency $\mathrm{f}_{\mathrm{C}}=400 \mathrm{kHz}$
Figure 13. Maximum $R_{\text {bus }}$ value versus bus parasitic capacitance $\left(C_{b u s}\right)$ for an $I^{2} C$ bus at maximum frequency $f_{C}=1 \mathrm{MHz} 27$
Figure 14. AC waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
Figure 15. UFDFPN8-Outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
Figure 16. UFDFPN8 - Recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Figure 17. TSSOP8 - Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
Figure 18. TSSOP8 - Recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
Figure 19. SO8N-Outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33
Figure 20. SO8N - Recommended footprint . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34
Figure 21. WLCSP8-Outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
Figure 22. WLCSP8-Recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 23. WLCSP8- Outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 24. WLCSP8 - Recommended footprint. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38

## IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.
No license, express or implied, to any intellectual property right is granted by ST herein.
Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.
ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.
© 2020 STMicroelectronics - All rights reserved

