# 4-Bit Dual-Supply Inverting Level Translator The NLSV4T240E is a 4-bit configurable dual-supply voltage level translator. The input $A_n$ and output $B_n$ ports are designed to track two different power supply rails, $V_{CCA}$ and $V_{CCB}$ respectively. Both supply rails are configurable from 0.9 V to 4.5 V allowing universal low-voltage translation from the input $A_n$ to the output $B_n$ port. The NLSV4T240E is similar to the NLSV4T240; however, it has enhanced power-off characteristics. #### **Features** - Wide V<sub>CCA</sub> and V<sub>CCB</sub> Operating Range: 0.9 V to 4.5 V - High-Speed w/ Balanced Propagation Delay - Inputs and Outputs have OVT Protection to 4.5 V - Non-preferential V<sub>CCA</sub> and V<sub>CCB</sub> Sequencing - Outputs at 3-State until Active V<sub>CC</sub> is Reached - Power-Off Protection - Outputs Switch to 3-State with V<sub>CCB</sub> at GND - Ultra-Small Packaging: 1.7 mm x 2.0 mm UQFN12 - This is a Pb-Free Device #### **Typical Applications** • Mobile Phones, PDAs, Other Portable Devices ## **Important Information** • ESD Protection for All Pins: HBM (Human Body Model) > 6000 V MM (Machine Model) > 300 V # ON Semiconductor® http://onsemi.com # MARKING DIAGRAMS UQFN12 MU SUFFIX CASE 523AE AE = Specific Device Code I = Date Code = Pb-Free Package (Note: Microdot may be in either location) SOIC-14 D SUFFIX CASE 751A TSSOP-14 DT SUFFIX CASE 948G A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|----------------------|-----------------------| | NLSV4T240EMUTAG | UQFN12<br>(Pb-Free) | 3000/Tape &<br>Reel | | NLSV4T240EDR2G | SO-14<br>(Pb-Free) | 2500/Tape &<br>Reel | | NLSV4T240EDTR2G | TSSOP14<br>(Pb-Free) | 2500/Tape &<br>Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. Figure 1. Pin Assignments Figure 2. Logic Diagram # **PIN ASSIGNMENT** | Pin | Function | |------------------|-----------------------------| | V <sub>CCA</sub> | Input Port DC Power Supply | | V <sub>CCB</sub> | Output Port DC Power Supply | | GND | Ground | | A <sub>n</sub> | Input Port | | B <sub>n</sub> | Output Port | | ŌĒ | Output Enable | # **TRUTH TABLE** | In | Inputs | | | | | | |----|----------------|----------------|--|--|--|--| | ŌĒ | A <sub>n</sub> | B <sub>n</sub> | | | | | | L | L | Н | | | | | | L | Н | L | | | | | | Н | Х | 3-State | | | | | # **MAXIMUM RATINGS** | Symbol | Rating | | Value | Condition | Unit | |-------------------------------------|----------------------------------|----------------|--------------|-----------------------------------------|------| | V <sub>CCA</sub> , V <sub>CCB</sub> | DC Supply Voltage | | -0.5 to +5.5 | | V | | VI | DC Input Voltage | An | -0.5 to +5.5 | | V | | V <sub>C</sub> | Control Input | OE | -0.5 to +5.5 | | V | | V <sub>O</sub> | DC Output Voltage (Power Down) | B <sub>n</sub> | -0.5 to +5.5 | V <sub>CCA</sub> = V <sub>CCB</sub> = 0 | V | | | (Active Mode) | B <sub>n</sub> | -0.5 to +5.5 | | V | | | (Tri-State Mode) | B <sub>n</sub> | -0.5 to +5.5 | | V | | l <sub>IK</sub> | DC Input Diode Current | | -20 | V <sub>I</sub> < GND | mA | | I <sub>OK</sub> | DC Output Diode Current | | -50 | V <sub>O</sub> < GND | mA | | I <sub>O</sub> | DC Output Source/Sink Current | | ±50 | | mA | | I <sub>CCA</sub> , I <sub>CCB</sub> | DC Supply Current Per Supply Pin | | ±100 | | mA | | I <sub>GND</sub> | DC Ground Current per Ground Pin | | ±100 | | mA | | T <sub>STG</sub> | Storage Temperature | | -65 to +150 | | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |-------------------------------------|----------------------------------------------------------------------------------------------------|----------------|-----|------------------|----| | V <sub>CCA</sub> , V <sub>CCB</sub> | Positive DC Supply Voltage | | 0.9 | 4.5 | V | | V <sub>I</sub> | Bus Input Voltage | | GND | 4.5 | V | | V <sub>C</sub> | Control Input | ŌĒ | GND | 4.5 | V | | V <sub>IO</sub> | Bus Output Voltage (Power Down Mode) | B <sub>n</sub> | GND | 4.5 | V | | | (Active Mode) | B <sub>n</sub> | GND | V <sub>CCB</sub> | V | | | (Tri-State Mode) | B <sub>n</sub> | GND | 4.5 | V | | T <sub>A</sub> | Operating Temperature Range | | -40 | +85 | °C | | Δt / ΔV | Input Transition Rise or Rate $V_{I}$ , from 30% to 70% of $V_{CC}$ ; $V_{CC}$ = 3.3 V $\pm$ 0.3 V | | 0 | 10 | nS | # DC ELECTRICAL CHARACTERISTICS | | | | | | −40°C to | o +85°C | | |-----------------|------------------------|-----------------|----------------------|----------------------|-------------------------|-------------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Min | Max | Unit | | V <sub>IH</sub> | Input HIGH Voltage | | 3.6 – 4.5 | 0.9 – 4.5 | 2.7 | _ | V | | | (An, $\overline{OE}$ ) | | 2.7 – 3.6 | | 2.0 | - | | | | | | 2.3 – 2.7 | | 1.7 | - | | | | | | 1.4 – 2.3 | | 0.75 * V <sub>CCA</sub> | - | | | | | | 0.9 – 1.4 | 1 | 0.9 * V <sub>CCA</sub> | - | | | V <sub>IL</sub> | Input LOW Voltage | | 3.6 – 4.5 | 0.9 – 4.5 | - | 0.8 | V | | | (An, $\overline{OE}$ ) | | 2.7 – 3.6 | 1 | = | 0.8 | | | | | | 2.3 – 2.7 | 1 | = | 0.7 | | | | | | 1.4 – 2.3 | 1 | = | 0.35 * V <sub>CCA</sub> | | | | | | 0.9 – 1.4 | | _ | 0.1 * V <sub>CCA</sub> | | # DC ELECTRICAL CHARACTERISTICS | | | | | | −40°C to | +85°C | | |-------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------|----------------------|-------------------------|------------|------| | Symbol | Parameter | Test Conditions | V <sub>CCA</sub> (V) | V <sub>CCB</sub> (V) | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -100 \mu A; V_I = V_{IH}$ | 0.9 – 4.5 | 0.9 – 4.5 | V <sub>CCB</sub> - 0.2 | - | V | | | | $I_{OH} = -0.5 \text{ mA}; V_I = V_{IH}$ | 0.9 | 0.9 | 0.75 * V <sub>CCB</sub> | - | 1 | | | | $I_{OH} = -2 \text{ mA}; V_I = V_{IH}$ | 1.4 | 1.4 | 1.05 | - | 1 | | | | $I_{OH} = -6 \text{ mA}; V_I = V_{IH}$ | 1.65 | 1.65 | 1.25 | - | 1 | | | | | 2.3 | 2.3 | 2.0 | - | 1 | | | | $I_{OH} = -12 \text{ mA}; V_I = V_{IH}$ | 2.3 | 2.3 | 1.8 | - | 1 | | | | | 2.7 | 2.7 | 2.2 | - | 1 | | | | $I_{OH} = -18 \text{ mA}; V_I = V_{IH}$ | 2.3 | 2.3 | 1.7 | - | 1 | | | | | 3.0 | 3.0 | 2.4 | - | | | | | $I_{OH} = -24 \text{ mA}; V_I = V_{IH}$ | 3.0 | 3.0 | 2.2 | - | 1 | | V <sub>OL</sub> | Output LOW Voltage | $I_{OL} = 100 \mu A; V_I = V_{IL}$ | 0.9 – 4.5 | 0.9 – 4.5 | - | 0.2 | V | | | | $I_{OL} = 0.5 \text{ mA}; V_I = V_{IH}$ | 1.1 | 1.1 | - | 0.3 | 1 | | | | $I_{OL} = 2 \text{ mA}; V_I = V_{IH}$ | 1.4 | 1.4 | - | 0.35 | | | | | $I_{OL} = 6 \text{ mA}; V_I = V_{IL}$ | 1.65 | 1.65 | - | 0.3 | 1 | | | | I <sub>OL</sub> = 12 mA; V <sub>I</sub> = V <sub>IL</sub> | 2.3 | 2.3 | - | 0.4 | 1 | | | | | 2.7 | 2.7 | - | 0.4 | 1 | | | | I <sub>OL</sub> = 18 mA; V <sub>I</sub> = V <sub>IL</sub> | 2.3 | 2.3 | - | 0.6 | | | | | | 3.0 | 3.0 | - | 0.4 | | | | | I <sub>OL</sub> = 24 mA; V <sub>I</sub> = V <sub>IL</sub> | 3.0 | 3.0 | - | 0.55 | | | II | Input Leakage Current | V <sub>I</sub> = V <sub>CCA</sub> or GND | 0.9 – 4.5 | 0.9 – 4.5 | -1.0 | 1.0 | μА | | I <sub>OFF</sub> | Power-Off Leakage Current | ŌĒ = 0 V | 0<br>0.9 – 4.5 | 0.9 – 4.5<br>0 | -1.0<br>-1.0 | 1.0<br>1.0 | μΑ | | I <sub>CCA</sub> | Quiescent Supply Current | $V_I = V_{CCA}$ or GND;<br>$I_O = 0$ , $V_{CCA} = V_{CCB}$ | 0.9 – 4.5 | 0.9 – 4.5 | - | 2.0 | μΑ | | I <sub>CCB</sub> | Quiescent Supply Current | $V_I = V_{CCA}$ or GND;<br>$I_O = 0$ , $V_{CCA} = V_{CCB}$ | 0.9 – 4.5 | 0.9 – 4.5 | - | 2.0 | μΑ | | I <sub>CCA</sub> + I <sub>CCB</sub> | Quiescent Supply Current | $V_I = V_{CCA}$ or GND;<br>$I_O = 0$ , $V_{CCA} = V_{CCB}$ | 0.9 – 4.5 | 0.9 – 4.5 | - | 4.0 | μΑ | | $\Delta I_{CCA}$ | Increase in I <sub>CC</sub> per Input Voltage,<br>Other Inputs at V <sub>CCA</sub> or GND | $V_I = V_{CCA} - 0.6 V;$<br>$V_I = V_{CCA}$ or GND | 4.5<br>3.6 | 4.5<br>3.6 | - | 10<br>5.0 | μА | | $\Delta I_{CCB}$ | Increase in $I_{CC}$ per Input Voltage, Other Inputs at $V_{CCA}$ or GND | $V_I = V_{CCA} - 0.6 \text{ V};$<br>$V_I = V_{CCA} \text{ or GND}$ | 4.5<br>3.6 | 4.5<br>3.6 | - | 10<br>5.0 | μΑ | | l <sub>OZ</sub> | I/O Tri-State Output Leakage | V <sub>O</sub> = 0 V | 4.5 | 4.5 | - | 1.0 | μА | | | Current ( $T_A = 25^{\circ}C$ , $\overline{OE} = V_{CCA}$ ) | V <sub>O</sub> = 4.5 V | 4.5 | 4.5 | - | 10 | 1 | | | | V <sub>O</sub> = 0 to 4.5 V | 2.5 | 3.5 | - | 105 | 1 | | | | | 3.0 | 3.75 | - | 110 | 1 | | | | | 3.3 | 3.0 | - | 75 | 1 | | | | | 3.75 | 1.5 | _ | 10 | 1 | TOTAL STATIC POWER CONSUMPTION (I<sub>CCA</sub> + I<sub>CCB</sub>) | | -40°C to +85°C | | | | | | | | | | | |----------------------|----------------|-------|-----|-------|------------------|------------------|-----|-------|-----|-------|------| | | | | | | V <sub>CCI</sub> | <sub>B</sub> (V) | | | | | | | | 4. | .5 | 3. | .3 | 2. | .8 | 1. | 8 | 0. | 9 | | | V <sub>CCA</sub> (V) | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 4.5 | | 2 | | 2 | | 2 | | 2 | | < 1.5 | μΑ | | 3.3 | | 2 | | 2 | | 2 | | 2 | | < 1.5 | μΑ | | 2.8 | | < 2 | | < 1 | | < 1 | | < 0.5 | | < 0.5 | μΑ | | 1.8 | | < 1 | | < 1 | | < 0.5 | | < 0.5 | | < 0.5 | μΑ | | 0.9 | | < 0.5 | | < 0.5 | | < 0.5 | | < 0.5 | | < 0.5 | μΑ | NOTE: Connect ground before applying supply voltage V<sub>CCA</sub> or V<sub>CCB</sub>. This device is designed with the feature that the power–up sequence of V<sub>CCA</sub> and V<sub>CCB</sub> will not damage the IC. # **AC ELECTRICAL CHARACTERISTICS** | | | | | -40°C to +85°C | | | | | | | | | | |------------------------------|----------------------------------|----------------------|-----|----------------|-----|------|-----------------|------------------|-----|------|-----|------|------| | | | | | | | | V <sub>CC</sub> | <sub>B</sub> (V) | | | | | | | | | | 4. | .5 | 3 | .3 | 2 | .8 | 1 | .8 | 1. | 5 | | | Symbol | Parameter | V <sub>CCA</sub> (V) | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> , | Propagation | 4.5 | | 3.0 | | 3.2 | | 3.4 | | 3.7 | | 4.0 | nS | | t <sub>PHL</sub><br>(Note 1) | Delay, | 3.6 | | 3.3 | | 3.5 | | 3.7 | | 4.0 | | 4.3 | | | (Note 1) | A <sub>n</sub> to B <sub>n</sub> | 2.8 | | 3.5 | | 3.7 | | 3.9 | | 4.2 | | 4.5 | | | | | 1.8 | | 3.8 | | 4.0 | | 4.2 | | 4.5 | | 4.8 | | | | | 1.5 | | 4.1 | | 4.3 | | 4.5 | | 4.8 | | 5.0 | | | t <sub>PZH</sub> , | Output | 4.5 | | 4.4 | | 4.8 | | 5.2 | | 5.7 | | 6.2 | nS | | t <sub>PZL</sub> | Enable, | 3.3 | | 4.7 | | 5.1 | | 5.5 | | 6.0 | | 6.5 | | | (Note 1) | OE to B <sub>n</sub> | 2.8 | | 4.9 | | 5.3 | | 5.7 | | 6.2 | | 6.7 | | | | | 1.8 | | 5.2 | | 5.6 | | 6.0 | | 6.5 | | 7.0 | | | | | 1.5 | | 5.5 | | 5.9 | | 6.3 | | 6.8 | | 7.3 | | | t <sub>PHZ</sub> , | Output | 4.5 | | 4.4 | | 4.8 | | 5.2 | | 5.7 | | 6.2 | nS | | t <sub>PLZ</sub> | Disable, | 3.3 | | 4.7 | | 5.1 | | 5.5 | | 6.0 | | 6.5 | | | (Note 1) | OE to B <sub>n</sub> | 2.8 | | 4.9 | | 5.3 | | 5.7 | | 6.2 | | 6.7 | | | | | 1.8 | | 5.2 | | 5.6 | | 6.0 | | 6.5 | | 7.0 | | | | | 1.5 | | 5.5 | | 5.9 | | 6.3 | | 6.8 | | 7.3 | | | t <sub>OSHL</sub> , | Output Skew, | 4.1 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | nS | | toslh | | 3.6 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | | (Note 1) | | 2.8 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | | | | 1.8 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | | | | 1.2 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | 0.15 | | <sup>1.</sup> Propagation delays defined per Figures 3 and 4. # **CAPACITANCE** | Symbol | Parameter | Test Conditions | Typ (Note 2) | Unit | |------------------|-------------------------------|----------------------------------------------------------------------------------------|--------------|------| | C <sub>IN</sub> | Control Pin Input Capacitance | $V_{CCA} = V_{CCB} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CCA/B}$ | 3.5 | pF | | C <sub>I/O</sub> | I/O Pin Input Capacitance | $V_{CCA} = V_{CCB} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CCA/B}$ | 5.0 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CCA} = V_{CCB} = 3.3 \text{ V}, V_I = 0 \text{ V or } V_{CCA}, f = 10 \text{ MHz}$ | 20 | pF | Typical values are at T<sub>A</sub> = +25°C. C<sub>PD</sub> is defined as the value of the IC's equivalent capacitance from which the operating current can be calculated from: I<sub>CC(operating)</sub> ≅ C<sub>PD</sub> x V<sub>CC</sub> x f<sub>IN</sub> x N<sub>SW</sub> where I<sub>CC</sub> = I<sub>CCA</sub> + I<sub>CCB</sub> and N<sub>SW</sub> = total number of outputs switching. Figure 3. AC (Propagation Delay) Test Circuit | Test | Switch | |-------------------------------------|----------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN | | t <sub>PLZ</sub> , t <sub>PZL</sub> | V <sub>CCO</sub> x 2 | | t <sub>PHZ</sub> , t <sub>PZH</sub> | GND | $C_L$ = 15 pF or equivalent (includes probe and jig capacitance) $R_L = 2 k\Omega$ or equivalent $Z_{OUT}$ of pulse generator = 50 $\Omega$ # Waveform 1 - Propagation Delays $t_R = t_F = 2.0 \text{ ns}, 10\% \text{ to } 90\%; f = 1 \text{ MHz}; t_W = 500 \text{ ns}$ #### Waveform 2 - Output Enable and Disable Times $t_{R}$ = $t_{F}$ = 2.0 ns, 10% to 90%; f = 1 MHz; $t_{W}$ = 500 ns Figure 4. AC (Propagation Delay) Test Circuit Waveforms | | V <sub>CC</sub> | | | | | | | | | | |-----------------|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------|--|--|--|--|--| | Symbol | 3.0 V – 4.5 V | 2.3 V – 2.7 V | 1.65 V – 1.95 V | 1.4 V – 1.6 V | 0.9 V – 1.3 V | | | | | | | V <sub>mA</sub> | V <sub>CCA</sub> /2 | V <sub>CCA</sub> /2 | V <sub>CCA</sub> /2 | V <sub>CCA</sub> /2 | V <sub>CCA</sub> /2 | | | | | | | V <sub>mB</sub> | V <sub>CCB</sub> /2 | V <sub>CCB</sub> /2 | V <sub>CCB</sub> /2 | V <sub>CCB</sub> /2 | V <sub>CCB</sub> /2 | | | | | | | V <sub>X</sub> | V <sub>OL</sub> x 0.1 | V <sub>OL</sub> x 0.1 | V <sub>OL</sub> x 0.1 | V <sub>OL</sub> x 0.1 | V <sub>OL</sub> x 0.1 | | | | | | | V <sub>Y</sub> | V <sub>OH</sub> x 0.9 | V <sub>OH</sub> x 0.9 | V <sub>OH</sub> x 0.9 | V <sub>OH</sub> x 0.9 | V <sub>OH</sub> x 0.9 | | | | | | #### **APPLICATIONS INFORMATION** (C<sub>L</sub> = 50 pF, R<sub>L</sub> = 2 k $\Omega$ , R<sub>pull-up</sub> = 50 k $\Omega$ , test circuit shown in Figure 3) **Figure 5. Typical Tri–State Output** (CL = 50 pF, RL = $\infty$ , $R_{Pull-up}$ = 2 k $\Omega,$ test circuit shown in Figure 3) Figure 6. Typical Tri-State Output Typical tri–state output waveforms of the NLSX4T240E are shown in Figures 5 and 6. The shape of the output waveform during a tri–state condition corresponding to the disable time ( $t_{PHZ}$ , $t_{pLZ}$ ) depends on the configuration of the pull–up circuit. Figure 5 shows a smooth monotonically increasing exponentially waveform because a 2 k $\Omega$ resistance is connected between the output and ground. Figure 6 shows that the output may have a 'shelf' or a short duration where the slope of the waveform is equal to zero if no load resistance is connected to ground. The NLSX4T240E was created from the NLSX4T240 to minimize the 'shelf' of the waveform during the disable time. ## UQFN12 1.7x2.0, 0.4P CASE 523AE-01 **ISSUE A** **DATE 11 JUN 2007** PIN 1 REFERENCE 0.10 С 0.10 C CONSTRUCTION **TOP VIEW** AB #### **MOUNTING FOOTPRINT SOLDERMASK DEFINED** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM - FROM TERMINAL TIP. MOLD FLASH ALLOWED ON TERMINALS ALONG EDGE OF PACKAGE. FLASH 0.03 MAX ON BOTTOM SURFACE OF - TERMINALS. DETAIL A SHOWS OPTIONAL CONSTRUCTION FOR TERMINALS. | | | MILLIMETERS | | | | |----|---|-------------|------|--|--| | DI | M | MIN | MAX | | | | A | ١ | 0.45 | 0.55 | | | | Α | 1 | 0.00 | 0.05 | | | | Α | 3 | 0.127 | REF | | | | b | • | 0.15 0.25 | | | | | | ) | 1.70 BSC | | | | | E | | 2.00 BSC | | | | | е | , | 0.40 | BSC | | | | K | ` | 0.20 | | | | | L | | 0.45 | 0.55 | | | | L | 1 | 0.00 | 0.03 | | | | L | 2 | 0.15 REF | | | | ## **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code М = Date Code = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot "•", may or may not be present. | DOCUMENT NUMBER: | 98AON23418D | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | UQFN12 1.7 X 2.0, 0.4P | | PAGE 1 OF 1 | | ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** # GENERIC MARKING DIAGRAM\* 0 0 MIN MAX 1.75 0.054 0.068 8.75 0.337 0.344 0.050 BSC 0.10 0.25 0.004 0.010 0.19 0.25 0.008 0.010 0.35 0.49 0.014 0.019 3.80 4.00 0.150 0.157 5.80 6.20 0.228 0.244 0.25 0.50 0.010 0.019 0.40 1.25 0.016 0.049 NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSION & DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT MAXIMUM MATERIAL CONDITION. MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. 5. MAXIMUM MOLD PROTRUSION 0.15 PER MILLIMETERS MIN MAX 1.27 BSC 8.55 0 ° DIM Α A1 A3 > b D > F XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot Y = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. # 6.50 14X **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS # **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## SOIC-14 CASE 751A-03 ISSUE L # DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON CATHODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 17 FEB 2016** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR DEEEDENGE ONLY. - REFERENCE ONLY. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W- | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | М | o ° | 8 ° | o ° | 8 ° | # **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. | ∑ 0.10 (0.004) | - → H DETAIL E | |---------------------------------------|----------------| | SOLDERING | FOOTPRINT | | 7. | 06 → | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0.65<br>PITCH | | DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | TSSOP-14 WB | | PAGE 1 OF 1 | | DIMENSIONS: MILLIMETERS onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries, onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. **onsemi** owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of **onsemi**'s product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>, **onsemi** reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and **onsemi** makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that onsemi was negligent regarding the design or manufacture of the part. onsemi is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative onsemi Website: www.onsemi.com 0