# **Dual J-K Master-Slave Flip-Flop**

# **Description**

The MC10H135 is a dual J-K master-slave flip-flop. The device is provided with an asynchronous set(s) and reset(R). These set and reset inputs overide the clock.

A common clock is provided with separate  $\overline{J}$ - $\overline{K}$  inputs. When the clock is static, the  $\overline{JK}$  inputs do not effect the output. The output states of the flip flop change on the positive transition of the clock.

#### **Features**

- Propagation delay, 1.5 ns Typical
- Power Dissipation, 280 mW Typical/Pkg. (No Load)
- f<sub>tog</sub> 250 MHz Max
- Improved Noise Margin 150 mV (Over Operating Voltage and Temperature Range)
- Voltage Compensated
- MECL 10K<sup>TM</sup> Compatible
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



# ON Semiconductor®

# www.onsemi.com





PDIP-16 P SUFFIX CASE 648-08 PLLC-20 FN SUFFIX CASE 775-02

#### **MARKING DIAGRAMS\***



PDIP-16

PLLC-20

A = Assembly Location WL, L = Wafer Lot

YY, Y = Year
WW, W = Work Week
G = Pb-Free Package

#### ORDERING INFORMATION

| Device        | Package              | Shipping†       |
|---------------|----------------------|-----------------|
| MC10H135FNG   | PLLC-20<br>(Pb-Free) | 46 Units / Tube |
| MC10H135FNR2G | PLLC-20<br>(Pb-Free) | 500 Tape & Reel |
| MC10H135PG    | PDIP-16<br>(Pb-Free) | 25 Units / Tube |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.

1

Downloaded from Arrow.com.

<sup>\*</sup>For additional marking information, refer to Application Note <u>AND8002/D</u>.



Figure 1. Logic Diagram



Pin assignment is for Dual-in-Line Package.

Figure 2. Pin Assignment

**Table 1. RS TRUTH TABLE** 

| R | S | $Q_{n+1}$      |
|---|---|----------------|
| L | L | Q <sub>n</sub> |
| L | Н | Н              |
| Н | L | L              |
| Н | Н | ND             |

ND = Not Defined

Table 2. CLOCK J-K TRUTH TABLE\*

| J | K | Q <sub>n+1</sub> |
|---|---|------------------|
| L | L | $\overline{Q_n}$ |
| Н | L | L                |
| L | Н | Н                |
| Н | Н | Q <sub>n</sub>   |

<sup>\*</sup>Output states change on positive transition of clock for J -  $\overline{K}$  input condition present.

**Table 3. MAXIMUM RATINGS** 

| Symbol           | Characteristic                                  | Rating                     | Unit |
|------------------|-------------------------------------------------|----------------------------|------|
| V <sub>EE</sub>  | Power Supply (V <sub>CC</sub> = 0)              | -8.0 to 0                  | Vdc  |
| VI               | Input Voltage (V <sub>CC</sub> = 0)             | 0 to V <sub>EE</sub>       | Vdc  |
| l <sub>out</sub> | Output Current - Continuous - Surge             | 50<br>100                  | mA   |
| T <sub>A</sub>   | Operating Temperature Range                     | 0 to +75                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range  - Plastic  - Ceramic | –55 to +150<br>–55 to +165 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

Table 4. ELECTRICAL CHARACTERISTICS ( $V_{EE}$  = -5.2 V  $\pm$ 5%) (Note 1)

|                  |                                                              | O           | <b>)</b> °        | 2           | 5°                | 7           | 75°               |      |
|------------------|--------------------------------------------------------------|-------------|-------------------|-------------|-------------------|-------------|-------------------|------|
| Symbol           | Characteristic                                               | Min         | Max               | Min         | Max               | Min         | Max               | Unit |
| Ι <sub>Ε</sub>   | Power Supply Current                                         | -           | 75                | -           | 68                | -           | 75                | mA   |
| l <sub>inH</sub> | Input Current High Pins 6, 7, 10, 11 Pins 4, 5, 12, 13 Pin 9 | -<br>-<br>- | 460<br>800<br>675 | -<br>-<br>- | 285<br>500<br>420 | -<br>-<br>- | 285<br>500<br>420 | μΑ   |
| li <sub>nL</sub> | Input Current Low                                            | 0.5         | -                 | 0.5         | -                 | 0.3         | -                 | μΑ   |
| V <sub>OH</sub>  | High Output Voltage                                          | -1.02       | -0.84             | -0.98       | -0.81             | -0.92       | -0.735            | Vdc  |
| V <sub>OL</sub>  | Low Output Voltage                                           | -1.95       | -1.63             | -1.95       | -1.63             | -1.95       | -1.60             | Vdc  |
| V <sub>IH</sub>  | High Input Voltage                                           | -1.17       | -0.84             | -1.13       | -0.81             | -1.07       | -0.735            | Vdc  |
| V <sub>IL</sub>  | Low Input Voltage                                            | -1.95       | -1.48             | -1.95       | -1.48             | -1.95       | -1.45             | Vdc  |

<sup>1.</sup> Each MECL 10H™ series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. Outputs are terminated through a 50 Ω resistor to −2.0 V.

**Table 5. AC CHARACTERISTICS** 

|                   |                                        | 0   | 0   | 25  | 5°  | 7   | 75° |      |
|-------------------|----------------------------------------|-----|-----|-----|-----|-----|-----|------|
| Symbol            | Characteristic                         | Min | Max | Min | Max | Min | Max | Unit |
| t <sub>pd</sub>   | Propagation Delay<br>Set, Reset, Clock | 0.7 | 2.6 | 0.7 | 2.6 | 0.7 | 2.6 | ns   |
| t <sub>r</sub>    | Rise Time                              | 0.7 | 2.2 | 0.7 | 2.2 | 0.7 | 2.2 | ns   |
| t <sub>f</sub>    | Fall Time                              | 0.7 | 2.2 | 0.7 | 2.2 | 0.7 | 2.2 | ns   |
| t <sub>set</sub>  | Set-up Time                            | 1.5 | -   | 1.5 | -   | 1.5 | -   | ns   |
| t <sub>hold</sub> | Hold Time                              | 1.0 | -   | 1.0 | -   | 1.0 | -   | ns   |
| f <sub>tog</sub>  | Toggle Frequency                       | 250 | _   | 250 | _   | 250 | -   | MHz  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

#### PACKAGE DIMENSIONS

# **20 LEAD PLLC FN SUFFIX**

CASE 775-02 ISSUE F









- 1. DIMENSIONS AND TOLERANCING PER ANSI Y14.5M,
- 2. DIMENSIONS IN INCHES.
  3. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD

  OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING LINE.

- PARTING LINE.

  4. DIMENSION G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.

  5. DIMENSIONS R AND U DO NOT INCLUDE MOLD FLASH. ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE.

  6. DIMENSIONS IN THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE
- PLASTIC BODY.
  7. DIMENSION H DOES NOT INCLUDE DAMBAR DIMENSION OF INTRUSION. THE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INCHES |       | ES MILLIME |       |
|-----|--------|-------|------------|-------|
| DIM | MIN    | MAX   | MIN        | MAX   |
| Α   | 0.385  | 0.395 | 9.78       | 10.03 |
| В   | 0.385  | 0.395 | 9.78       | 10.03 |
| С   | 0.165  | 0.180 | 4.20       | 4.57  |
| E   | 0.090  | 0.110 | 2.29       | 2.79  |
| F   | 0.013  | 0.021 | 0.33       | 0.53  |
| G   | 0.050  | BSC   | 1.27       | BSC   |
| н   | 0.026  | 0.032 | 0.66       | 0.81  |
| J   | 0.020  |       | 0.51       | -     |
| K   | 0.025  |       | 0.64       | -     |
| R   | 0.350  | 0.356 | 8.89       | 9.04  |
| U   | 0.350  | 0.356 | 8.89       | 9.04  |
| V   | 0.042  | 0.048 | 1.07       | 1.21  |
| W   | 0.042  | 0.048 | 1.07       | 1.21  |
| Х   | 0.042  | 0.056 | 1.07       | 1.42  |
| Υ   |        | 0.020 |            | 0.50  |
| Z   | 2°     | 10 °  | 2°         | 10 °  |
| G1  | 0.310  | 0.330 | 7.88       | 8.38  |
| K1  | 0.040  |       | 1.02       |       |

#### PACKAGE DIMENSIONS

### PDIP-16 **P SUFFIX** CASE 648-08 ISSUE V



#### NOTES

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994.
- CONTROLLING DIMENSION: INCHES.
- DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3.

  DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH
- OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE
- NOT TO EXCEED 0.10 INCH.
  DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- DIMENSION &B IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE
- CORNERS)

|            | INCHES |       | MILLIM | ETERS |
|------------|--------|-------|--------|-------|
| DIM        | MIN    | MAX   | MIN    | MAX   |
| Α          |        | 0.210 |        | 5.33  |
| <b>A</b> 1 | 0.015  |       | 0.38   |       |
| A2         | 0.115  | 0.195 | 2.92   | 4.95  |
| b          | 0.014  | 0.022 | 0.35   | 0.56  |
| b2         | 0.060  | TYP   | 1.52   | TYP   |
| С          | 0.008  | 0.014 | 0.20   | 0.36  |
| D          | 0.735  | 0.775 | 18.67  | 19.69 |
| D1         | 0.005  |       | 0.13   |       |
| Е          | 0.300  | 0.325 | 7.62   | 8.26  |
| E1         | 0.240  | 0.280 | 6.10   | 7.11  |
| е          | 0.100  | BSC   | 2.54   | BSC   |
| еВ         |        | 0.430 |        | 10.92 |
| L          | 0.115  | 0.150 | 2.92   | 3.81  |
| М          |        | 10°   |        | 10°   |

| STYLET | :       | STYLE 2 | :            |
|--------|---------|---------|--------------|
| PIN 1. | CATHODE | PIN 1.  | COMMON DRAIN |
| 2.     | CATHODE | 2.      | COMMON DRAIN |
| 3.     | CATHODE | 3.      | COMMON DRAIN |
| 4.     | CATHODE | 4.      | COMMON DRAIN |
| 5.     | CATHODE | 5.      | COMMON DRAIN |
| 6.     | CATHODE | 6.      | COMMON DRAIN |
| 7.     | CATHODE | 7.      | COMMON DRAIN |
| 8.     | CATHODE | 8.      | COMMON DRAIN |
| 9.     | ANODE   | 9.      | GATE         |
| 10.    | ANODE   | 10.     | SOURCE       |
| 11.    | ANODE   | 11.     | GATE         |
| 12.    | ANODE   | 12.     | SOURCE       |
| 13.    | ANODE   | 13.     | GATE         |
| 14.    | ANODE   | 14.     | SOURCE       |
| 15.    | ANODE   | 15.     | GATE         |
| 16.    | ANODE   | 16.     | SOURCE       |

CTVI F O

MECL is trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

CTVLE 4.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability on semiconductor makes no warrany, representant or guarantee regarding the suitability of its products for any particular purpose, not does on semiconductor assume any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor for products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

# **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative