## SEMICONDUCTOR

FAIRCHILD

### 100395 Low Power 9-Bit ECL-to-TTL Translator with Registers

### **General Description**

The 100395 is a 9-bit translator for converting F100K logic levels to TTL logic levels. A HIGH on the output enable  $(\overline{\text{OE}})$  holds the TTL outputs in a high impedance state. Two separate clock inputs are available for multiplexing and system level testing.

The 100395 is designed with TTL 64 mA outputs for bus driving capability. All inputs have 50 k $\Omega$  pull down resistors. When the inputs are either unconnected or at the same potential, the outputs will go LOW.

#### **Features**

- 64 mA I<sub>OL</sub> drive capability
- 2000V ESD protection
- -4.2V to -5.7V operating range

February 1990

Revised November 1999

- Registered outputs
- TTL outputs



| Order Number           | Package Number            | Package Description                                                  |
|------------------------|---------------------------|----------------------------------------------------------------------|
| 100395QC               | V28A                      | 28-Lead Plastic Lead Chip Carrier (PLCC), JEDEC MO-047, 0.450 Square |
| Devices also available | in Tape and Reel. Specify | by appending the suffix letter "X" to the ordering code.             |

#### Logic Symbol







26 Q<sub>2</sub>

**Pin Descriptions** 

| Pin Names                         | Description         |
|-----------------------------------|---------------------|
| D <sub>0</sub> –D <sub>8</sub>    | Data Inputs (ECL)   |
| Q <sub>0</sub> –Q <sub>8</sub>    | Data Outputs (TTL)  |
| OE                                | Output Enable (ECL) |
| CP <sub>1</sub> , CP <sub>2</sub> | Clock Inputs (ECL)  |

#### **Truth Table**

Q5 18 🗖

|           |                                                                   | Outputs |    |                                      |                |  |  |
|-----------|-------------------------------------------------------------------|---------|----|--------------------------------------|----------------|--|--|
|           | CP1                                                               | CP2     | OE | D <sub>N</sub>                       | Q <sub>N</sub> |  |  |
|           | $\langle$                                                         | L       | L  | L                                    | L              |  |  |
|           | L                                                                 |         | L  | L                                    | L              |  |  |
|           | \                                                                 | L       | L  | Н                                    | Н              |  |  |
|           | L ~                                                               |         | L  | Н                                    | Н              |  |  |
|           | Н                                                                 | Х       | Х  | Х                                    | NC             |  |  |
|           | Х                                                                 | Н       | Х  | Х                                    | NC             |  |  |
|           | L                                                                 | L       | Х  | Х                                    | NC             |  |  |
|           | Х                                                                 | Х       | Н  | Х                                    | Z              |  |  |
| L = LOW V | H = HIGH Voltage Level<br>L = LOW Voltage Level<br>X = Don't Care |         |    | Z = High Impedance<br>NC = No Change |                |  |  |

© 1999 Fairchild Semiconductor Corporation DS010651 www.fairchildsemi.com



www.fairchildsemi.com

#### Absolute Maximum Ratings(Note 1)

| Storage Temperature (T <sub>STG</sub> )        | -65°C to +150°C                      |
|------------------------------------------------|--------------------------------------|
| Maximum Junction Temperature (T <sub>J</sub> ) | +150°C                               |
| Case Temperature under Bias $(T_C)$            | $0^{\circ}C$ to $+85^{\circ}C$       |
| V <sub>EE</sub> Pin Potential to Ground Pin    | -7.0V to +0.5V                       |
| V <sub>TTL</sub> Pin Potential to Ground Pin   | -0.5V to +6.0V                       |
| ECL Input Voltage (DC)                         | $V_{\mbox{\scriptsize EE}}$ to +0.5V |
| TTL Input Voltage                              | -0.5V to +7.0V                       |
| Output Current                                 |                                      |
| (DC Output HIGH)                               | +130 mA                              |
| ESD (Note 2)                                   | ≥ 2000V                              |
|                                                |                                      |

# Recommended Operating Conditions

| Case Temperature (T <sub>C</sub> ) | 0°C to +85°C   |
|------------------------------------|----------------|
| Supply Voltage                     |                |
| V <sub>EE</sub>                    | -5.7V to -4.2V |
| V <sub>TTL</sub>                   | +4.5V to +5.5V |

100395

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum rating. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: ESD testing conforms to MIL-STD-883, Method 3015.

#### **Commercial Version**

#### **DC Electrical Characteristics** (Note 3)

 $V_{EE} = -4.2V$  to  $-5.7V,~V_{CC} = V_{CCA} = GND,~T_C = 0^\circ C$  to  $+85^\circ C$ 

| Symbol           | Parameter                                     | Min   | Тур | Max   | Units | Conditions                              |                          |  |
|------------------|-----------------------------------------------|-------|-----|-------|-------|-----------------------------------------|--------------------------|--|
| V <sub>OH</sub>  | Output HIGH Voltage                           | 2.4   |     |       | V     | $I_{OH} = -15 \text{ mA}$               | $V_{IN} = V_{IH}$ (Max)  |  |
| V <sub>OL</sub>  | Output LOW Voltage                            |       |     | 0.55  | V     | I <sub>OL</sub> = 64 mA                 | or V <sub>IL</sub> (Min) |  |
| VIH              | Input HIGH Voltage                            | -1165 |     | -870  | mV    | Guaranteed HIGH Signal for All Inputs   |                          |  |
| VIL              | Input LOW Voltage                             | -1830 |     | -1475 | mV    | Guaranteed LOW Sig                      | gnal for All Inputs      |  |
| IIL              | Input LOW Current                             | 0.5   |     |       | μΑ    | $V_{IN} = V_{IL}$ (Min)                 |                          |  |
| Ι <sub>ΙΗ</sub>  | Input HIGH Current                            |       |     | 240   | μΑ    | V <sub>IN</sub> = V <sub>IH</sub> (Max) |                          |  |
| I <sub>OZL</sub> | 3-STATE Current Output HIGH                   |       |     | -50   | μΑ    | $V_{OUT} = +0.4V$                       |                          |  |
| I <sub>OZH</sub> | 3-STATE Current Output LOW                    |       |     | +50   | μΑ    | $V_{OUT} = +2.7V$                       |                          |  |
| I <sub>CEX</sub> | Output HIGH Leakage Current                   |       |     | 250   | μΑ    | $V_{OUT} = V_{CC}$                      |                          |  |
| I <sub>OS</sub>  | Output Short-Circuit Current                  | -100  |     | -225  | mA    |                                         |                          |  |
| I <sub>EE</sub>  | V <sub>EE</sub> Power Supply Current          | -67   |     | -29   | mA    | Inputs OPEN                             |                          |  |
| I <sub>CCH</sub> | V <sub>TTL</sub> Power Supply Current HIGH    |       |     | 29    | mA    |                                         |                          |  |
| I <sub>CCL</sub> | V <sub>TTL</sub> Power Supply Current LOW     |       |     | 65    | mA    |                                         |                          |  |
| I <sub>CCZ</sub> | V <sub>TTL</sub> Power Supply Current 3-STATE |       |     | 49    | mA    |                                         |                          |  |

Note 3: The specified limits represent the "worst case" value for the parameter. Since these values normally occur at the temperature extremes, additional noise immunity and guardbanding can be achieved by decreasing the allowable system operating ranges. Conditions for testing shown in the tables are chosen to guarantee operation under "worst case" conditions.

#### **PLCC AC Electrical Characteristics**

 $\mathsf{V}_{\mathsf{EE}}=-4.2\mathsf{V}$  to  $-5.7\mathsf{V},\,\mathsf{V}_{\mathsf{CC}}=\mathsf{GND},\,\mathsf{V}_{\mathsf{TTL}}=+4.5\mathsf{V}$  to  $+5.5\mathsf{V}$ 

| Symbol              | Parameter                          | $\mathbf{T}_{\mathbf{C}} = 0^{\circ}\mathbf{C}$ |      | T <sub>C</sub> = +25°C |      | T <sub>C</sub> = +85°C |      | Units | Conditions     |
|---------------------|------------------------------------|-------------------------------------------------|------|------------------------|------|------------------------|------|-------|----------------|
|                     |                                    | Min                                             | Max  | Min                    | Max  | Min                    | Max  | Units | Conditions     |
| t <sub>PLH</sub>    | Propagation Delay                  | 2.30                                            | 5.00 | 2.30                   | 5.00 | 2.30                   | 5.00 |       | Figures 1, 2   |
| t <sub>PHL</sub>    | Clock to Output                    | 3.00                                            | 5.60 | 3.00                   | 5.60 | 3.40                   | 6.40 | ns    |                |
| t <sub>PZL</sub>    | Output Enable Time                 | 3.20                                            | 7.60 | 3.20                   | 7.60 | 3.20                   | 7.60 |       | Figures 1, 3   |
| t <sub>PZH</sub>    | $\overline{OE}\downarrow$ to $Q_N$ | 2.40                                            | 5.60 | 2.40                   | 5.60 | 2.40                   | 5.60 | ns    | Figures 1, 3   |
| t <sub>PLZ</sub>    | Output Disable Time                | 3.20                                            | 7.60 | 3.20                   | 7.60 | 3.20                   | 7.60 | ns    | Figures 1, 3   |
| t <sub>PHZ</sub>    | $\overline{OE} \uparrow to Q_{N}$  | 2.40                                            | 5.60 | 2.40                   | 5.60 | 2.40                   | 5.60 |       |                |
| t <sub>H</sub>      | Data to CP EN                      | 1.5                                             |      | 1.5                    |      | 1.5                    |      |       | Figures 1, 2   |
|                     | Hold Time                          | 1.5                                             |      | 1.5                    |      | 1.5                    |      | ns    |                |
| t <sub>S</sub>      | Data to CP EN                      | 0.5                                             |      | 0.5                    |      | 0.5                    |      | ns    | Firmer 4.0     |
|                     | Setup Time                         | 0.5                                             |      | 0.5                    |      | 0.5                    |      |       | Figures 1, 2   |
| t <sub>PW</sub> (H) | Clock Pulse Width                  | 2.0                                             |      | 2.0                    |      | 2.0                    |      | ns    | Figures 1Figur |



