### Is Now Part of # ON Semiconductor® # To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer August 1999 Revised May 2005 # 74ACT16373 # **16-Bit Transparent Latch with 3-STATE Outputs** #### **General Description** The ACT16373 contains sixteen non-inverting latches with 3-STATE outputs and is intended for bus oriented applications. The device is byte controlled. The flip-flops appear transparent to the data when the Latch Enable (LE) is HIGH. When LE is low, the data that meets the setup time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the outputs are in high Z state. #### **Features** - Separate control logic for each byte - 16-bit version of the ACT373 - Outputs source/sink 24 mA - TTL-compatible inputs ## **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|-----------------------------------------------------------------------------| | 74ACT16373SSC | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74ACT16373MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### **Logic Symbol** # **Pin Descriptions** | Pin Names | Description | | | | | |---------------------------------|----------------------------------|--|--|--|--| | $\overline{OE}_n$ | Output Enable Input (Active Low) | | | | | | LE <sub>n</sub> | Latch Enable Input | | | | | | I <sub>0</sub> -I <sub>15</sub> | Inputs | | | | | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | | | | #### **Connection Diagram** FACT™ is a trademark of Fairchild Semiconductor Corporation. © 2005 Fairchild Semiconductor Corporation DS500297 # **Functional Description** The ACT16373 contains sixteen D-type latches with 3-STATE standard outputs. The device is byte controlled with each byte functioning identically, but independent of the other. Control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the Latch Enable (LEn) input is HIGH, data on the $\mathbf{D}_{\mathbf{n}}$ enters the latches. In this condition the latches are transparent, i.e., a latch output will change states each time its D input changes. When LE<sub>n</sub> is LOW, the latches store information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of $\rm LE_n$ . The 3-STATE standard outputs are controlled by the Output Enable $(\overline{OE}_n)$ input. When $\overline{OE}_n$ is LOW, the standard outputs are in the 2-state mode. When $\overline{OE}_n$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. ### **Truth Tables** | | Inputs | | Outputs | |-----------------|-----------------|--------------------------------|--------------------------------| | LE <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub> | O <sub>0</sub> -O <sub>7</sub> | | Х | Н | Х | Z | | Н | L | L | L | | Н | L | Н | Н | | L | L | Χ | (Previous) | | | | Inputs | | Outputs | |---|-----------------|-----------------|---------------------------------|---------------------------------| | ı | -E <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> -I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | | Х | Н | Х | Z | | | Н | L | L | L | | | Н | L | Н | Н | | | L | L | Χ | (Previous) | H = HIGH Voltage Level Previous = previous output prior to HIGH-to-LOW transition of LE ## **Logic Diagrams** L = LOW Voltage Level X = Immaterial Z = High Impedance # **Absolute Maximum Ratings**(Note 1) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current ( $I_{IK}$ ) $\begin{aligned} V_I &= -0.5 V & -20 \text{ mA} \\ V_I &= V_{CC} + 0.5 V & +20 \text{ mA} \end{aligned}$ DC Output Diode Current $(I_{OK})$ $\begin{array}{ccc} \rm V_O = -0.5V & -20~mA \\ \\ \rm V_O = V_{CC} + 0.5V & +20~mA \\ \\ \rm DC~Output~Voltage~(V_O) & -0.5V~to~V_{CC} + 0.5V \\ \end{array}$ DC Output Source/Sink Current (I $_{\rm O}$ ) +50 mA DC V $_{\rm CC}$ or Ground Current +50 mA per Output Pin Junction Temperature +140°C Storage Temperature -65°C to+150°C # **Recommended Operating Conditions** Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) 125 mV/ns $V_{IN}$ from 0.8V to 2.0V $V_{CC}$ @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT<sup>TM</sup> circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | T <sub>A</sub> = +25°C | | T <sub>A</sub> = -40°C to +85°C | Units | Conditions | | |------------------|--------------------------------|-----------------|------------------------|-------|---------------------------------|-------|------------------------------------|--| | | | (V) | Typ Gu | | aranteed Limits | | | | | V <sub>IH</sub> | Minimum HIGH | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | V | or V <sub>CC</sub> - 0.1V | | | V <sub>IL</sub> | Maximum LOW | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | v | or V <sub>CC</sub> - 0.1V | | | V <sub>OH</sub> | Minimum HIGH | 4.5 | 4.49 | 4.4 | 4.4 | | , FO A | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | V | I <sub>OUT</sub> = -50 μA | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | | V <sub>OL</sub> | Maximum LOW | 4.5 | 0.001 | 0.1 | 0.1 | V | Ι <sub>ΟΙΙΤ</sub> = 50 μΑ | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 2) | | | l <sub>oz</sub> | Maximum 3-STATE | 5.5 | | ± 0.5 | ± 5.0 | μА | $V_I = V_{IL}, V_{IH}$ | | | | Leakage Current | 3.3 | | ± 0.5 | ± 5.0 | μА | $V_O = V_{CC}$ , GND | | | I <sub>IN</sub> | Maximum Input | 5.5 | | ± 0.1 | ± 1.0 | ^ | V V CND | | | | Leakage Current | 5.5 | | ± 0.1 | ± 1.0 | μА | $V_I = V_{CC}$ , GND | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_{I} = V_{CC} - 2.1V$ | | | I <sub>CC</sub> | Max Quiescent Supply Current | 5.5 | | 8.0 | 80.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 3) | | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | Note 2: All outputs loaded; thresholds associated with output under test. Note 3: Maximum test duration 2.0 ms; one output loaded at a time. # **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | $T_A = -40$ °C to +85°C<br>$C_L = 50$ pF | | Units | |------------------|----------------------------------|---------------------|--------------------------------------------------|-----|-----|------------------------------------------|-----|-------| | | | (Note 4) | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.1 | 5.3 | 7.9 | 3.1 | 8.4 | 20 | | t <sub>PHL</sub> | D <sub>n</sub> to O <sub>n</sub> | | 2.6 | 4.6 | 7.3 | 2.6 | 7.8 | ns | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.1 | 5.4 | 7.9 | 3.2 | 8.4 | 20 | | t <sub>PHL</sub> | LE to O <sub>n</sub> | | 2.8 | 4.9 | 7.3 | 2.8 | 7.8 | ns | | t <sub>PZH</sub> | Output Enable | 5.0 | 2.5 | 4.7 | 7.4 | 2.5 | 7.9 | | | $t_{PZL}$ | Delay | | 2.7 | 4.8 | 7.5 | 2.7 | 8.0 | ns | | t <sub>PHZ</sub> | Output Disable | 5.0 | 2.1 | 5.1 | 7.9 | 2.1 | 8.2 | | | t <sub>PLZ</sub> | Delay | | 2.0 | 4.5 | 7.4 | 2.0 | 7.9 | ns | Note 4: Voltage Range 5.0 is 5.0V ± 0.5V. # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub><br>(V)<br>(Note 5) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF<br>Guarai | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ nteed Minimum | Units | |----------------|--------------------------------------------|------------------------------------|------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------| | t <sub>S</sub> | Setup Time, HIGH or<br>LOW, Input to Clock | 5.0 | 3.0 | 3.0 | ns | | t <sub>H</sub> | Hold time, HIGH or<br>LOW, Input to Clock | 5.0 | 1.5 | 1.5 | ns | | t <sub>W</sub> | CS Pulse Width,<br>HIGH or LOW | 5.0 | 4.0 | 4.0 | ns | Note 5: Voltage Range 5.0 is 5.0V ± 0.5V # Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = 5.0V | | C <sub>PD</sub> | Power Dissipation Capacitance | 30 | pF | V <sub>CC</sub> = 5.0V | # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYP -B-89 9.20 B.10 50. O.2 C B A ALL LEAD TIPS PIN #1 IDENT LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS SEE DETAIL A 0.90+0.15 0.09-0.20 0.10±0.05 0.50 0.17-0.27 ♦ 0.13\( \old{\text{0}} \) A B\( \old{\text{S}} \) C\( \old{\text{S}} \) 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS GAGE PLANE 0.25 NOTES A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED, DATE 4/97. B. DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE 0.60±0.10 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative