

# **High Speed NAND Flash Memory**

MT29H8G08ACAH1

MT29H16G08ECAH1

MT29H32G08GCAH2

## Features

- Open NAND Flash Interface (ONFI) 2.0 compliant<sup>1</sup>
- Single-level cell (SLC) technology
- Organization
  - Page size x8: 4,320 bytes (4,096 + 224 bytes)
  - Block size: 128 pages (512K + 28K bytes)
  - Plane size: 4 planes × 512 blocks per plane
  - Device size: 8Gb: 2,048 blocks; 16Gb: 4,096 blocks; 32Gb: 8,192 blocks
- I/O READ performance
  - Transfer rate: 6ns (DDR)
  - Read throughput per pin: 166 MT/s
  - SET FEATURES selects asynchronous/DDR mode for data output
- I/O WRITE performance
  - Transfer rate: 6ns (DDR)
  - Loading throughput per pin: 166 MT/s
  - SET FEATURES selects asynchronous/DDR mode for data input
  - Command/address entry on rising edge of CLK
- Array performance
  - Read single plane: 25µs (MAX)
  - Read multiplane: 30µs (MAX)
  - Program time: 160µs (TYP)
  - Erase time: 3ms (TYP)
- Operating voltage range
  - VCC: 2.7-3.6V
  - VCCQ: 1.7–1.95V
- Command set: ONFI NAND Flash protocol
- Advanced command set:
- Program page cache
- Sequential and random read page cache
- One-time programmable (OTP) mode
- Multiplane commands
- Multi-LUN operations
- Read unique ID
- Copyback





- Operation status byte provides software method for detecting:
  - Operation completion
  - Pass/fail condition
  - Write-protect status
- Data strobe (DQS) signals provide a hardware method for synchronizing data I/O in the synchronous interface
- Copyback operations supported within the plane from which data is read
- Quality and reliability
  - Data retention: 10 years
  - Endurance: 100,000 PROGRAM/ERASE cycles
  - **Operating temperature:** Commercial: 0°C to +70°C Wireless: -25°C to +85°C
- First block (block address 00h) is valid with ECC
- Package: 100-ball VBGA
- RESET (FFh) required as first command following power-on

PDF: 09005aef83201856/Source: 09005aef83201860 8gb\_nand\_mktg\_brief\_m51h.fm - MB Rev. A 1/08 EN

1

Micron Technology, Inc., reserves the right to change products or specifications without notice ©2008 Micron Technology, Inc. All rights reserved

<sup>‡</sup>This data sheet contains the present description of a product in definition with no formal design in progress.

Notes: 1. The ONFI 2.0 specification will be published at www.onfi.org.



# Part Numbering Information

Micron NAND Flash devices are available in several configurations and densities (see Figure 2).

#### Figure 2: Part Number Chart



## Valid Part Number Combinations

After building the part number from the part numbering chart, verify that the part is offered and valid by using the Micron Parametric Part Search Web site at: http://www.micron.com/products/parametric. If the device required is not on this list, contact the factory.



|   | 1      | 2        | 3      | 4        | 5                            | 6                 | 7        | 8      | 9       | 10     |  |
|---|--------|----------|--------|----------|------------------------------|-------------------|----------|--------|---------|--------|--|
| A | ()     | ( NC )   |        |          |                              |                   |          |        | ( NC )  | ( NC ) |  |
| В | ( NC ) |          |        |          |                              |                   |          |        |         | ( NC ) |  |
|   |        | ~~~      |        |          | / - \                        |                   |          | <->    | <->     |        |  |
| D |        | (RFU)    | (DNU)  | ( NC )   | ( NC )                       | ( NC )            | ( NC )   | (DNU)  | (RFU)   |        |  |
| E |        | ( RFU )  | (DNU)  | ( NC )   | (WP#)                        | (NC)              | (NC)     | (DNU)  | ( RFU ) |        |  |
| F |        | ()       | ()     | ()       | ()                           |                   | ()       |        | ()      |        |  |
| G |        | ()       | (Vss)  | ()       | (Vss)                        | ()                | ()       | ()     | ()      |        |  |
| н |        | (VssQ)   | (VccQ) | ( RFU )  | ( RFU )                      | ( NC )            | ()       | (VccQ) | (VssQ)  |        |  |
| J |        | ( NC )   | ( NC ) | ( NC )   | ( NC )                       | ( R/B# )          | ( NC )   | ( NC ) | ( NC )  |        |  |
| К |        | (DQ0)    | (DQ2)  | ( ALE )  | ( NC )                       | ( NC )            | ( CE# )  | (DQ5)  | (DQ7)   |        |  |
| L |        | (VccQ)   | (VssQ) | (VccQ)   | ( NC )                       | ( NC )            | (VccQ)   | (VssQ) | (VccQ)  |        |  |
| Μ |        | ( NC )   | ( NC ) | ( VssQ ) | ( CLE )                      | ( RE# )<br>(W/R#) | ( VssQ ) | ( NC ) | ( NC )  |        |  |
| N |        | ( DQ1 )  | (DQ3)  | ( RFU )  | ( NC )                       | / - \             | / - \    | (DQ4)  | (DQ6)   |        |  |
| Ρ |        | ( VssQ ) | (VccQ) | / RFU )  | (N/A <sup>1</sup> )<br>(DQS) | ( RFU )           | (CLK)    | (VccQ) | (VssQ)  |        |  |
|   | -      |          |        |          |                              |                   |          |        |         | -      |  |
| Т | (NC)   |          |        |          |                              |                   |          |        |         | ( NC ) |  |
| U | ( NC ) | ( NC )   |        |          |                              |                   |          |        | ( NC )  |        |  |
|   | 1      | 2        | 3      | 4        | 5                            | 6                 | 7        | 8      | 9       | 10     |  |

#### Figure 3: Ball Assignment: 100-Ball VBGA Single x8 Device (MT29H8G08ACAH1)

Notes: 1. N/A: This signal is tri-stated when the asynchronous interface is active. Signal names in parentheses are the signal names when the synchronous interface is active.





| Fiaure 4: | Ball Assignment: | 100-Ball VBGA/TBGA | Dual x8 (MT29H160 | G08ECAH1, MT29H32G08 | GCAH2) |
|-----------|------------------|--------------------|-------------------|----------------------|--------|
|           |                  |                    |                   |                      |        |

|   | 1      | 2                    | 3       | 4           | 5                    | 6        | 7                 | 8       | 9                | 10     |   |
|---|--------|----------------------|---------|-------------|----------------------|----------|-------------------|---------|------------------|--------|---|
| A | ( NC ) | ( NC )               |         |             |                      |          |                   |         | ( NC )           |        | A |
| В | ( NC ) |                      |         |             |                      |          |                   |         |                  |        | В |
|   |        |                      |         |             |                      |          |                   |         |                  |        |   |
| D |        | ( RFU )              | ( DNU ) | ()          | (WP#-2)              | ()       | ()                | (DNU)   | ( RFU )          |        | D |
| E |        | ( RFU )              | ( DNU ) | ()          | (WP#-1)              | ()       | ()                | ( DNU ) | ( RFU )          |        | E |
| F |        | ()                   | ()      | ()          | ()                   | ()       | ()                | ()      | ( Vcc )          |        | F |
| G |        | ( Vss )              | ( Vss ) | ()          | ( Vss )              | ( Vss )  | ( Vss )           | (Vss)   | ( Vss )          |        | G |
| Н |        | ( VssQ )             | (VccQ)  | ( RFU )     | ( RFU )              | (R/B2#)  | ( NC )            | (VccQ)  | (VssQ )          |        | Н |
| J |        | (DQ0-2)              | (DQ2-2) | (ALE-2)     | ( NC )               | (R/B#)   | ( NC )            | (DQ5-2) | (DQ7-2)          |        | J |
| K |        | (DQ0-1)              | (DQ2-1) | (ALE-1)     | ( NC )               | (CE2#)   | ( CE# )           | /DQ5-1} | /DQ7-1}          |        | к |
| L |        | <pre> / VccQ }</pre> | (VssQ)  | (VccQ)      | (CLE-2)              | /RE#-2)  | (VccQ)            | (VSSQ)  | / VccQ }         |        | L |
| М |        | (DQ1-2)              | (DQ3-2) | ( VssQ )    | (CLE-1)              |          | ( VssQ )          | /DQ4-2} | /DQ6-2}          |        | M |
| N |        | /DQ1-1}              | (DQ3-1) | ( RFU )     | / N/A <sup>1</sup> } | (W/R#-1) | /WE#-2)           | /DQ4-1} | /DQ6-1}          |        | N |
| Р |        | (VssQ)               | (VccQ)  | <pre></pre> | (DQS-2)              | ( RFU )  | (CLK-2)<br>/WE#-1 | (VccQ)  | VssQ }           |        | Р |
|   |        | `'                   | \       | `'          | (QQS-1)              | \        | (CTK-1)           | \/      | `'               |        |   |
| Т |        |                      |         |             |                      |          |                   |         |                  |        | Т |
|   |        |                      |         |             |                      |          |                   |         | / <sup>-</sup> \ | ( NC ) |   |
| U |        | ( NC )               |         |             |                      |          |                   |         | ( NC )<br>``     | ( NC ) | U |
|   | 1      | 2                    | 3       | 4           | 5                    | 6        | 7                 | 8       | 9                | 10     | ] |
|   |        |                      |         | E           | Ball-dow             | n top v  | iew               |         |                  |        |   |





Preview

## Table 1:Signal Definitions

| Symbol                              |                                     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------------------------------------|-------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Async                               | Sync                                | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| ALE,<br>ALE-1,<br>ALE-2             | ALE,<br>ALE-1,<br>ALE-2             | Input            | Address latch enable: Loads an address from DQ[7:0] into the address register.Asynchronous interface: When HIGH, the address on DQ[7:0] is latched on the risingedge of WE#.Synchronous interface: When HIGH, the address on DQ[7:0] is latched on the risingedge of CLK.                                                                                                                                                                                                           |  |  |  |
| CE#,<br>CE2#                        | CE#,<br>CE2#                        | Input            | <b>Chip enable:</b> An asynchronous-only signal that enables one or more logical units whe driven LOW. When driven HIGH, other signals are disabled. When CE# is pulled LOW, ALE and CLE must remain LOW during <sup>t</sup> CS and <sup>t</sup> CAD.<br>For the 16Gb device, CE# controls the first 8Gb of memory (-1); CE2# controls the second 8Gb of memory (-2). For the 32Gb device, CE# controls the first 16Gb of memor (-1); CE2# controls the second 16Gb of memory (-2). |  |  |  |
| CLE,<br>CLE-1,<br>CLE-2             | CLE,<br>CLE-1,<br>CLE-2             | Input            | <b>Command latch enable:</b> Loads a command from DQ[7:0] into the command register.<br><i>Asynchronous interface:</i> When HIGH, the command on DQ[7:0] is latched on the rising edge of WE#.<br><i>Synchronous interface:</i> When HIGH, the command on DQ[7:0] is latched on the rising edge of CLK.                                                                                                                                                                             |  |  |  |
| RE#,<br>RE#-1,<br>RE#-2             | W/R#,<br>W/R#-1,<br>W/R#-2          | Input            | <b>Read enable/(Write/Read#)</b><br><i>Asynchronous interface:</i> Read enable transfers serial data from the NAND Flash to the<br>host system.<br><i>Synchronous interface:</i> Write/Read# is latched HIGH for command, address, and data<br>input. When latched LOW, the NAND Flash device drives DQ[7:0] and DQS. This signal is<br>latched on the rising edge of CLK.                                                                                                          |  |  |  |
| WE#,<br>WE#-1,<br>WE#-2             | CLK,<br>CLK-1,<br>CLK-2             | Input            | Write enable/Clock<br>Asynchronous interface: Write enable transfers commands, addresses, and serial data<br>from the host system to the NAND Flash.<br>Synchronous interface: A free-running clock when CE# is LOW. When ALE is HIGH and<br>CLE is LOW, addresses are latched in the address register. When ALE is LOW and CLE is<br>HIGH, commands are latched in the command register. When CE# is HIGH, the host can<br>disable CLK.                                            |  |  |  |
| WP#,<br>WP#-1,<br>WP#-2             | WP#,<br>WP#-1,<br>WP#-2             | Input            | Write protect: An asynchronous-only signal that disables array PROGRAM and ERASE operations when LOW.                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| DQ[7:0],<br>DQ[7:0]-1,<br>DQ[7:0]-2 | DQ[7:0],<br>DQ[7:0]-1,<br>DQ[7:0]-2 | Input/<br>output | Data inputs/outputs: The bidirectional I/Os transfer address, data, and command<br>information.<br>Asynchronous interface: Data is output only during READ operations when RE# is LOW;<br>at other times, DQ[7:0] are inputs.<br>Synchronous interface: Data is output only during READ operations when W/R# is LOW;<br>at other times, DQ[7:0] are inputs.                                                                                                                         |  |  |  |
| N/A                                 | DQS,<br>DQS-1,<br>DQS-2             | Input/<br>output | Data strobe<br>Asynchronous interface: This signal is tri-stated.<br>Synchronous interface: When ALE, CLE, and W/R# are HIGH, the NAND Flash latches<br>data input from DQ[7:0] on the rising and falling edges of DQS. When ALE and CLE are<br>HIGH and W/R# is LOW, the NAND Flash outputs data on DQ[7:0], edge-aligned to the<br>rising and falling edges of DQS.                                                                                                               |  |  |  |
| R/B#,<br>R/B2#                      | R/B#,<br>R/B2#                      | Output           | <b>Ready/Busy#:</b> An open-drain, active-low output that requires an external pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| Vcc                                 | Vcc                                 | Supply           | Vcc: Core power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| VccQ                                | VccQ                                | Supply           | VccQ: I/O power supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |



Preview

Table 1: Signal Definitions (continued)

| Sym   | Symbol |        |                                                                                       |
|-------|--------|--------|---------------------------------------------------------------------------------------|
| Async | Sync   | Туре   | Description                                                                           |
| Vss   | Vss    | Supply | Vss: Core ground connection.                                                          |
| VssQ  | VssQ   | Supply | VssQ: I/O ground connection.                                                          |
| NC    | NC     |        | No connect: NCs are not internally connected. They can be driven or left unconnected. |
| DNU   | DNU    |        | Do not use: DNUs must be left unconnected.                                            |
| RFU   | RFU    |        | Reserved for future use: RFUs must be left unconnected.                               |



## 8, 16, 32Gb: High Speed NAND Flash Memory Package Dimensions

# Package Dimensions

#### Figure 5: 100-Ball VBGA (Package Code H1), 12 × 18



Note: All dimensions are in millimeters.



Preview





Note: All dimensions are in millimeters.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 prodmktg@micron.com www.micron.com Customer Comment Line: 800-932-4992 Micron, the M logo, and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.

Preview: This data sheet contains initial descriptions of products still under development.