# NAND01G-B, NAND02G-B, NAND04G-B, NAND08G-B 

1 Gbit, 2 Gbit, 4 Gbit, 8 Gbit

## 2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory

PRELIMINARY DATA

## FEATURES SUMMARY

- HIGH DENSITY NAND FLASH MEMORIES
- Up to 8 Gbit memory array
- Up to 64Mbit spare area
- Cost effective solutions for mass storage applications
- NAND INTERFACE
- x8 or x16 bus width
- Multiplexed Address/ Data
- Pinout compatibility for all densities
- SUPPLY VOLTAGE
- 1.8 V device: $\mathrm{V}_{\mathrm{DD}}=1.7$ to 1.95 V
- 3.0V device: $\mathrm{V}_{\mathrm{DD}}=2.7$ to 3.6 V
- PAGE SIZE
- x8 device: (2048+64 spare) Bytes
- x16 device: (1024 + 32 spare) Words
- BLOCK SIZE
- x8 device: ( $128 \mathrm{~K}+4 \mathrm{~K}$ spare) Bytes
- x16 device: ( $64 \mathrm{~K}+2 \mathrm{~K}$ spare) Words
- PAGE READ / PROGRAM
- Random access: $25 \mu \mathrm{~s}$ (max)
- Sequential access: 50ns (min)
- Page program time: $300 \mu \mathrm{~s}$ (typ)
- COPY BACK PROGRAM MODE
- Fast page copy without external buffering
- CACHE PROGRAM AND CACHE READ MODES
- Internal Cache Register to improve the program and read throughputs
FAST BLOCK ERASE
- Block erase time: 2ms (typ)
- STATUS REGISTER
- ELECTRONIC SIGNATURE
- CHIP ENABLE ‘DON'T CARE’
- for simple interface with microcontroller
- SERIAL NUMBER OPTION

Figure 1. Packages


TSOP48 $12 \times 20 \mathrm{~mm}$


VFBGA63 $9.5 \times 12 \times 1 \mathrm{~mm}$ TFBGA63 $9.5 \times 12 \times 1.2 \mathrm{~mm}$

■ DATA PROTECTION

- Hardware and Software Block Locking
- Hardware Program/Erase locked during Power transitions
- DATA INTEGRITY
- 100,000 Program/Erase cycles
- 10 years Data Retention
- RoHS COMPLIANCE
- Lead-Free Components are Compliant with the RoHS Directive
- DEVELOPMENT TOOLS
- Error Correction Code software and hardware models
- Bad Blocks Management and Wear Leveling algorithms
- PC Demo board with simulation software
- File System OS Native reference software
- Hardware simulation models

NAND01G-B, NAND02G-B, NAND04G-B, NAND08G-B
Table 1. Product List

| Reference | Part Number |
| :---: | :---: |
| NAND01G-B | NAND01GR3B |
|  | NAND01GW3B |
|  | NAND01GR4B |
|  | NAND01GW4B |
| NAND02G-B | NAND02GR3B |
|  | NAND02GW3B |
|  | NAND02GR4B |
|  | NAND02GW4B |
| NAND04G-B | NAND04GR3B |
|  | NAND04GW3B |
|  | NAND04GR4B |
|  | NAND04GW4B |
| NAND08G-B | NAND08GR3B |
|  | NAND08GW3B |
|  | NAND08GR4B |
|  | NAND08GW4B |

Note: x16 organization only available for MCP

## TABLE OF CONTENTS

FEATURES SUMMARY ..... 1
Figure 1. Packages ..... 1
Table 1. Product List ..... 2
SUMMARY DESCRIPTION ..... 7
Table 2. Product Description ..... 8
Figure 2. Logic Block Diagram ..... 8
Figure 3. Logic Diagram ..... 9
Table 3. Signal Names ..... 9
Figure 4. TSOP48 Connections, x8 devices ..... 10
Figure 5. FBGA63 Connections, x8 devices (Top view through package) ..... 11
Figure 6. FBGA63 Connections, x16 devices (Top view through package) ..... 12
MEMORY ARRAY ORGANIZATION ..... 13
Bad Blocks ..... 13
Table 4. Valid Blocks ..... 13
Figure 7. Memory Array Organization ..... 13
SIGNAL DESCRIPTIONS ..... 14
Inputs/Outputs (I/O0-I/O7). ..... 14
Inputs/Outputs (I/O8-I/O15). ..... 14
Address Latch Enable (AL) ..... 14
Command Latch Enable (CL) ..... 14
Chip Enable ( $\overline{\mathrm{E}}$ ). ..... 14
Read Enable ( $\overline{\mathrm{R}}$ ) ..... 14
Power-Up Read Enable, Lock/Unlock Enable (PRL) ..... 14
Write Enable ( $\overline{\mathrm{W}}$ ). ..... 14
Write Protect ( $\overline{\mathrm{WP}}$ ) ..... 14
Ready/Busy (RB̄). ..... 14
VDD Supply Voltage ..... 14
VsS Ground ..... 14
BUS OPERATIONS. ..... 15
Command Input ..... 15
Address Input ..... 15
Data Input ..... 15
Data Output ..... 15
Write Protect ..... 15
Standby ..... 15
Table 5. Bus Operations ..... 15
Table 6. Address Insertion, x8 Devices ..... 16
Table 7. Address Insertion, x16 Devices ..... 16
Table 8. Address Definitions, x8 ..... 173/57
Table 9. Address Definitions, x16 ..... 17
COMMAND SET ..... 18
Table 10. Commands ..... 18
DEVICE OPERATIONS ..... 19
Read Memory Array ..... 19
Random Read ..... 19
Page Read ..... 19
Figure 8. Read Operations ..... 19
Figure 9. Random Data Output During Sequential Data Output ..... 20
Cache Read ..... 21
Figure 10.Cache Read Operation ..... 21
Page Program ..... 22
Sequential Input. ..... 22
Random Data Input ..... 22
Figure 11.Page Program Operation ..... 22
Figure 12.Random Data Input During Sequential Data Input ..... 23
Copy Back Program ..... 24
Table 11. Copy Back Program x8 Addresses ..... 24
Table 12. Copy Back Program x16 Addresses ..... 24
Figure 13.Copy Back Program ..... 25
Figure 14.Page Copy Back Program with Random Data Input ..... 25
Cache Program ..... 26
Figure 15.Cache Program Operation ..... 26
Block Erase ..... 27
Figure 16.Block Erase Operation ..... 27
Reset. ..... 27
Read Status Register ..... 28
Write Protection Bit (SR7) ..... 28
P/E/R Controller and Cache Ready/Busy Bit (SR6) ..... 28
P/E/R Controller Bit (SR5) ..... 28
Cache Program Error Bit (SR1) ..... 28
Error Bit (SRO) ..... 28
SR4, SR3 and SR2 are Reserved ..... 28
Table 13. Status Register Bits ..... 29
Read Electronic Signature ..... 30
Table 14. Electronic Signature. ..... 30
Table 15. Electronic Signature Byte/Word 4 ..... 31
DATA PROTECTION ..... 32
Blocks Lock ..... 32
Blocks Unlock ..... 32
Figure 17.Blocks Unlock Operation ..... 32
Blocks Lock-Down ..... 33
Block Lock Status ..... 33
Figure 18.Read Block Lock Status Operation ..... 33
Table 16. Block Lock Status ..... 33
Figure 19.Block Protection State Diagram ..... 34
SOFTWARE ALGORITHMS ..... 35
Bad Block Management ..... 35
Block Replacement ..... 35
Table 17. Block Failure ..... 35
Figure 20.Bad Block Management Flowchart ..... 35
Figure 21.Garbage Collection ..... 36
Garbage Collection ..... 36
Wear-leveling Algorithm ..... 36
Error Correction Code ..... 36
Figure 22.Error Detection ..... 36
Hardware Simulation Models ..... 37
Behavioral simulation models ..... 37
IBIS simulations models ..... 37
PROGRAM AND ERASE TIMES AND ENDURANCE CYCLES ..... 38
Table 18. Program, Erase Times and Program Erase Endurance Cycles ..... 38
MAXIMUM RATING ..... 38
Table 19. Absolute Maximum Ratings ..... 38
DC AND AC PARAMETERS ..... 39
Table 20. Operating and AC Measurement Conditions ..... 39
Table 21. Capacitance ..... 39
Table 22. DC Characteristics, 1.8V Devices ..... 39
Figure 23.Equivalent Testing Circuit for AC Characteristics Measurement ..... 40
Table 23. DC Characteristics, 3V Devices. ..... 41
Table 24. AC Characteristics for Command, Address, Data Input ..... 42
Table 25. AC Characteristics for Operations ..... 43
Figure 24.Command Latch AC Waveforms ..... 44
Figure 25.Address Latch AC Waveforms ..... 44
Figure 26.Data Input Latch AC Waveforms ..... 45
Figure 27.Sequential Data Output after Read AC Waveforms ..... 45
Figure 28.Read Status Register AC Waveform ..... 46
Figure 29.Read Electronic Signature AC Waveform ..... 46
Figure 30.Page Read Operation AC Waveform ..... 47
Figure 31.Page Program AC Waveform ..... 48
Figure 32.Block Erase AC Waveform ..... 49
Figure 33.Reset AC Waveform ..... 49
Ready/Busy Signal Electrical Characteristics ..... 50
Figure 34.Ready/Busy AC Waveform ..... 50
Figure 35.Ready/Busy Load Circuit ..... 50
Figure 36.Resistor Value Versus Waveform Timings For Ready/Busy Signal ..... 50
Data Protection ..... 51
Figure 37.Data Protection ..... 51
PACKAGE MECHANICAL ..... 52
Figure 38.TSOP48-48 lead Plastic Thin Small Outline, $12 \times 20 \mathrm{~mm}$, Package Outline ..... 52
Table 26. TSOP48-48 lead Plastic Thin Small Outline, $12 \times 20 \mathrm{~mm}$, Package Mechanical Data ..... 52
Figure 39.VFBGA63 $9.5 \times 12 \mathrm{~mm}-6 \times 8$ active ball array, 0.80 mm pitch, Package Outline ..... 53
Table 27. VFBGA63 $9.5 \times 12 \mathrm{~mm}-6 \times 8$ active ball array, 0.80 mm pitch, Package Mechanical Data 53 ..... 53
Figure 40.TFBGA63 $9.5 \times 12 \mathrm{~mm}-6 \times 8$ active ball array, 0.80 mm pitch, Package Outline ..... 54
Table 28. TFBGA63 $9.5 \times 12 \mathrm{~mm}-6 \times 8$ active ball array, 0.80 mm pitch, Package Mechanical Data ..... 54
PART NUMBERING ..... 55
Table 29. Ordering Information Scheme ..... 55
REVISION HISTORY. ..... 56
Table 30. Document Revision History ..... 56

## SUMMARY DESCRIPTION

The NAND Flash 2112 Byte/ 1056 Word Page is a family of non-volatile Flash memories that uses NAND cell technology. The devices range from 1 Gbit to 8 Gbits and operate with either a 1.8 V or 3 V voltage supply. The size of a Page is either 2112 Bytes ( $2048+64$ spare) or 1056 Words ( $1024+32$ spare) depending on whether the device has a x8 or x 16 bus width.
The address lines are multiplexed with the Data Input/Output signals on a multiplexed $\times 8$ or $\times 16 \mathrm{In}$ put/Output bus. This interface reduces the pin count and makes it possible to migrate to other densities without changing the footprint.
Each block can be programmed and erased over 100,000 cycles. To extend the lifetime of NAND Flash devices it is strongly recommended to implement an Error Correction Code (ECC).
The devices have hardware and software security features:

- A Write Protect pin is available to give a hardware protection against program and erase operations.
- A Block Locking scheme is available to provide user code and/or data protection.
The devices feature an open-drain Ready/Busy output that can be used to identify if the Program/ Erase/Read (P/E/R) Controller is currently active. The use of an open-drain output allows the Ready/ Busy pins from several memories to be connected to a single pull-up resistor.
A Copy Back Program command is available to optimize the management of defective blocks. When a Page Program operation fails, the data can be programmed in another page without having to resend the data to be programmed.

Each device has Cache Program and Cache Read features which improve the program and read throughputs for large files. During Cache Programming, the device loads the data in a Cache Register while the previous data is transferred to the Page Buffer and programmed into the memory array. During Cache Reading, the device loads the data in a Cache Register while the previous data is transferred to the l/O Buffers to be read.
All devices have the Chip Enable Don't Care feature, which allows code to be directly downloaded by a microcontroller, as Chip Enable transitions during the latency time do not stop the read operation.
All devices have the option of a Unique Identifier (serial number), which allows each device to be uniquely identified.
The Unique Identifier options is subject to an NDA (Non Disclosure Agreement) and so not described in the datasheet. For more details of this option contact your nearest ST Sales office.
The devices are available in the following packages:

- TSOP48 $(12 \times 20 \mathrm{~mm})$ for all products
- VFBGA63 ( $9.5 \times 12 \times 1 \mathrm{~mm}, 0.8 \mathrm{~mm}$ pitch) for 1Gb products
- TFBGA63 ( $9.5 \times 12 \times 1.2 \mathrm{~mm}, 0.8 \mathrm{~mm}$ pitch $)$ for 2Gb Dual Die products
For information on how to order these options refer to Table 29., Ordering Information Scheme. Devices are shipped from the factory with Block 0 always valid and the memory content bits, in valid blocks, erased to '1'.
See Table 2., Product Description, for all the devices available in the family.

Table 2. Product Description

| Reference | Part Number | Density | Bus Width |  | Block Size | Memory Array | Operating Voltage | Timings |  |  |  | Packages |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Page Size |  |  |  | Random Access (max) | Sequential Access (min) | Page Program (typ) | $\begin{gathered} \text { Block } \\ \text { Erase (typ) } \end{gathered}$ |  |
| NAND01G-B | NAND01GR3B | 1Gbit | x8 | $\left\lvert\, \begin{gathered} 2048+64 \\ \text { Bytes } \end{gathered}\right.$ | $128 \mathrm{~K}+4 \mathrm{~K}$ <br> Bytes | 64 Pages x 1024 Blocks | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60ns | $300 \mu \mathrm{~s}$ | 2 ms | $\begin{gathered} \text { TSOP48 } \\ \text { VFBGA63 } \end{gathered}$ |
|  | NAND01GW3B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50 ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND01GR4B |  | $\times 16^{(2)}$ | $\left\lvert\, \begin{gathered} 1024+32 \\ \text { Words } \end{gathered}\right.$ | $64 \mathrm{~K}+2 \mathrm{~K}$ <br> Words |  | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND01GW4B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50ns | 300 s |  |  |
| NAND02G-B | NAND02GR3B | 2Gbit | x8 | $\left\lvert\, \begin{gathered} 2048+64 \\ \text { Bytes } \end{gathered}\right.$ | $128 \mathrm{~K}+4 \mathrm{~K}$ <br> Bytes | 64 Pages x 2048 Blocks | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60ns | 300 s | 2 ms | $\begin{gathered} \text { TSOP48 } \\ \text { TFBGA63 } \end{gathered}$ |
|  | NAND02GW3B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50 ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND02GR4B |  | $\times 16^{(2)}$ | $\begin{gathered} 1024+32 \\ \text { Words } \end{gathered}$ | $64 \mathrm{~K}+2 \mathrm{~K}$ <br> Words |  | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND02GW4B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50ns | $300 \mu \mathrm{~s}$ |  |  |
| NAND04G-B | NAND04GR3B | 4Gbit | x8 | $\begin{gathered} 2048+64 \\ \text { Bytes } \end{gathered}$ | $\begin{gathered} 128 \mathrm{~K}+4 \mathrm{~K} \\ \text { Bytes } \end{gathered}$ | 64 Pages $x$ 4096 Blocks | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60ns | $300 \mu \mathrm{~s}$ | 2 ms | TSOP48 |
|  | NAND04GW3B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50ns | 300 s |  |  |
|  | NAND04GR4B |  | $\times 16^{(2)}$ | $1024+32$ <br> Words | $64 \mathrm{~K}+2 \mathrm{~K}$ <br> Words |  | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60 ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND04GW4B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50 ns | $300 \mu \mathrm{~s}$ |  |  |
| NAND08G-B | NAND08GR3B | 8Gbit | x8 | $\left\lvert\, \begin{gathered} 2048+64 \\ \text { Bytes } \end{gathered}\right.$ | $128 \mathrm{~K}+4 \mathrm{~K}$ <br> Bytes | 64 Pages x 8192 Blocks | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60 ns | $300 \mu \mathrm{~s}$ | 2 ms | TSOP48 |
|  | NAND08GW3B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND08GR4B |  | $\times 16^{(2)}$ | $\begin{gathered} 1024+32 \\ \text { Words } \end{gathered}$ | $64 \mathrm{~K}+2 \mathrm{~K}$ <br> Words |  | 1.7 to 1.95 V | $25 \mu \mathrm{~s}$ | 60 ns | $300 \mu \mathrm{~s}$ |  |  |
|  | NAND08GW4B |  |  |  |  |  | 2.7 to 3.6 V | $25 \mu \mathrm{~s}$ | 50ns | $300 \mu \mathrm{~s}$ |  |  |

1. Dual Die devices only
2. x16 organization only available for MCP

Figure 2. Logic Block Diagram


Figure 3. Logic Diagram


Table 3. Signal Names

| I/O8-15 | Data Input/Outputs for x16 devices |
| :---: | :--- |
| I/O0-7 | Data Input/Outputs, Address Inputs, <br> or Command Inputs for x8 and x16 <br> devices |
| AL | Address Latch Enable |
| CL | Command Latch Enable |
| $\overline{\mathrm{E}}$ | Chip Enable |
| $\overline{\mathrm{R}}$ | Read Enable |
| $\mathrm{R} \overline{\mathrm{B}}$ | Ready/Busy (open-drain output) |
| $\overline{\mathrm{W}}$ | Write Enable |
| $\overline{\mathrm{WP}}$ | Write Protect |
| PRL | Power-Up Read Enable, Lock/Unlock <br> Enable |
| V DD | Supply Voltage |
| VSS | Ground |
| NC | Not Connected Internally |
| DU | Do Not Use |

Note: x16 organization only available for MCP

Figure 4. TSOP48 Connections, x8 devices


Figure 5. FBGA63 Connections, x8 devices (Top view through package)


Figure 6. FBGA63 Connections, x16 devices (Top view through package)


## MEMORY ARRAY ORGANIZATION

The memory array is made up of NAND structures where 32 cells are connected in series.
The memory array is organized in blocks where each block contains 64 pages. The array is split into two areas, the main area and the spare area. The main area of the array is used to store data whereas the spare area is typically used to store Error correction Codes, software flags or Bad Block identification.
In x8 devices the pages are split into a 2048 Byte main area and a spare area of 64 Bytes. In the $\times 16$ devices the pages are split into a 1,024 Word main area and a 32 Word spare area. Refer to Figure 7., Memory Array Organization.

## Bad Blocks

The NAND Flash 2112 Byte/ 1056 Word Page devices may contain Bad Blocks, that is blocks that contain one or more invalid bits whose reliability is not guaranteed. Additional Bad Blocks may develop during the lifetime of the device.

The Bad Block Information is written prior to shipping (refer to Bad Block Management section for more details).
Table 4. shows the minimum number of valid blocks in each device. The values shown include both the Bad Blocks that are present when the device is shipped and the Bad Blocks that could develop later on.
These blocks need to be managed using Bad Blocks Management, Block Replacement or Error Correction Codes (refer to SOFTWARE ALGORITHMS section).

Table 4. Valid Blocks

| Density of Device | Min | Max |
| :---: | :---: | :---: |
| 8 Gbits | 8032 | 8192 |
| 4 Gbits | 4016 | 4096 |
| 2 Gbits | 2008 | 2048 |
| 1 Gbit | 1004 | 1024 |

Figure 7. Memory Array Organization


## SIGNAL DESCRIPTIONS

See Figure 3., Logic Diagram, and Table 3., Signal Names, for a brief overview of the signals connected to this device.

Inputs/Outputs (I/O0-I/O7). Input/Outputs 0 to 7 are used to input the selected address, output the data during a Read operation or input a command or data during a Write operation. The inputs are latched on the rising edge of Write Enable. I/OO-I/ O7 are left floating when the device is deselected or the outputs are disabled.

Inputs/Outputs (I/O8-I/O15). Input/Outputs 8 to 15 are only available in x16 devices. They are used to output the data during a Read operation or input data during a Write operation. Command and Address Inputs only require I/O0 to I/O7.
The inputs are latched on the rising edge of Write Enable. I/O8-I/O15 are left floating when the device is deselected or the outputs are disabled.

Address Latch Enable (AL). The Address Latch Enable activates the latching of the Address inputs in the Command Interface. When AL is high, the inputs are latched on the rising edge of Write Enable.

Command Latch Enable (CL). The Command Latch Enable activates the latching of the Command inputs in the Command Interface. When CL is high, the inputs are latched on the rising edge of Write Enable.

Chip Enable ( $\overline{\mathbf{E}}$ ). The Chip Enable input activates the memory control logic, input buffers, decoders and sense amplifiers. When Chip Enable is low, $\mathrm{V}_{\text {IL }}$, the device is selected. If Chip Enable goes high, $\mathrm{v}_{\mathrm{IH}}$, while the device is busy, the device remains selected and does not go into standby mode.

Read Enable ( $\overline{\mathbf{R}}$ ). The Read Enable pin, $\overline{\mathrm{R}}$, controls the sequential data output during Read operations. Data is valid $t_{R L Q v}$ after the falling edge of $\bar{R}$. The falling edge of $R$ also increments the internal column address counter by one.

Power-Up Read Enable, Lock/Unlock Enable (PRL). The Power-Up Read Enable, Lock/Unlock Enable input, PRL, is used to enable and disable the lock mechanism. When PRL is High, $\mathrm{V}_{\mathrm{IH}}$, the device is in Block Lock mode.
If the Power-Up Read Enable, Lock/Unlock Enable input is not required, the PRL pin should be
left unconnected (Not Connected) or connected to Vss.

Write Enable ( $\overline{\mathrm{W}}$ ). The Write Enable input, $\overline{\mathrm{W}}$, controls writing to the Command Interface, Input Address and Data latches. Both addresses and data are latched on the rising edge of Write Enable.
During power-up and power-down a recovery time of $10 \mu \mathrm{~s}(\mathrm{~min})$ is required before the Command Interface is ready to accept a command. It is recommended to keep Write Enable high during the recovery time.

Write Protect ( $\overline{W P}$ ). The Write Protect pin is an input that gives a hardware protection against unwanted program or erase operations. When Write Protect is Low, $\mathrm{V}_{\mathrm{IL}}$, the device does not accept any program or erase operations.
It is recommended to keep the Write Protect pin Low, $\mathrm{V}_{\mathrm{IL}}$, during power-up and power-down.

Ready/Busy ( $\mathbf{R} \overline{\mathbf{B}}$ ). The Ready/Busy output, $\mathrm{R} \overline{\mathrm{B}}$, is an open-drain output that can be used to identify if the $P / E / R$ Controller is currently active.
When Ready/Busy is Low, VoL, a read, program or erase operation is in progress. When the operation completes Ready/Busy goes High, $\mathrm{V}_{\mathrm{OH}}$.
The use of an open-drain output allows the Ready/ Busy pins from several memories to be connected to a single pull-up resistor. A Low will then indicate that one, or more, of the memories is busy.
Refer to the Ready/Busy Signal Electrical Characteristics section for details on how to calculate the value of the pull-up resistor.
$V_{D D}$ Supply Voltage. $V_{D D}$ provides the power supply to the internal core of the memory device. It is the main power supply for all operations (read, program and erase).
An internal voltage detector disables all functions whenever $\mathrm{V}_{\mathrm{DD}}$ is below 2.5 V (for 3 V devices) or 1.5 V (for 1.8 V devices) to protect the device from any involuntary program/erase during power-transitions.
Each device in a system should have $V_{D D}$ decoupled with a $0.1 \mu \mathrm{~F}$ capacitor. The PCB track widths should be sufficient to carry the required program and erase currents
$\mathrm{V}_{\text {SS }}$ Ground. Ground, $\mathrm{V}_{\text {SS }}$, is the reference for the power supply. It must be connected to the system ground.

## BUS OPERATIONS

There are six standard bus operations that control the memory. Each of these is described in this section, see Table 5., Bus Operations, for a summary.
Typically, glitches of less than 5 ns on Chip Enable, Write Enable and Read Enable are ignored by the memory and do not affect bus operations.

## Command Input

Command Input bus operations are used to give commands to the memory. Commands are accepted when Chip Enable is Low, Command Latch Enable is High, Address Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal.
Only I/O0 to I/O7 are used to input commands.
See Figure 24. and Table 24. for details of the timings requirements.

## Address Input

Address Input bus operations are used to input the memory addresses. Four bus cycles are required to input the addresses for 1 Gb devices whereas five bus cycles are required for the 2Gb, 4Gb and 8Gb devices (refer to Table 6. and Table 7., Address Insertion).
The addresses are accepted when Chip Enable is Low, Address Latch Enable is High, Command Latch Enable is Low and Read Enable is High. They are latched on the rising edge of the Write Enable signal. Only I/O0 to I/O7 are used to input addresses.
See Figure 25. and Table 24. for details of the timings requirements.

## Data Input

Data Input bus operations are used to input the data to be programmed.

Data is accepted only when Chip Enable is Low, Address Latch Enable is Low, Command Latch Enable is Low and Read Enable is High. The data is latched on the rising edge of the Write Enable signal. The data is input sequentially using the Write Enable signal.
See Figure 26. and Table 24. and Table 25. for details of the timings requirements.

## Data Output

Data Output bus operations are used to read: the data in the memory array, the Status Register, the lock status, the Electronic Signature and the Unique Identifier.
Data is output when Chip Enable is Low, Write Enable is High, Address Latch Enable is Low, and Command Latch Enable is Low.
The data is output sequentially using the Read Enable signal.
See Figure 27. and Table 25. for details of the timings requirements.

## Write Protect

Write Protect bus operations are used to protect the memory against program or erase operations. When the Write Protect signal is Low the device will not accept program or erase operations and so the contents of the memory array cannot be altered. The Write Protect signal is not latched by Write Enable to ensure protection even during power-up.

## Standby

When Chip Enable is High the memory enters Standby mode, the device is deselected, outputs are disabled and power consumption is reduced.

Table 5. Bus Operations

| Bus Operation | $\overline{\mathbf{E}}$ | $\mathbf{A L}$ | $\mathbf{C L}$ | $\overline{\mathbf{R}}$ | $\overline{\mathbf{W}}$ | $\overline{\mathrm{WP}}$ | $\mathbf{I / O 0}-\mathbf{I / O 7}$ | $\mathbf{I / O 8}-\mathbf{I / O 1 5}{ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Command Input | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Rising | $\mathrm{X}^{(2)}$ | Command | X |
| Address Input | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Rising | X | Address | X |
| Data Input | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IH}}$ | Rising | $\mathrm{V}_{\mathrm{IH}}$ | Data Input | Data Input |
| Data Output | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | Falling | $\mathrm{V}_{\mathrm{IH}}$ | X | Data Output | Data Output |
| Write Protect | X | X | X | X | X | $\mathrm{V}_{\mathrm{IL}}$ | X | X |
| Standby | $\mathrm{V}_{\mathrm{IH}}$ | X | X | X | X | $\mathrm{V}_{\mathrm{IL}} / \mathrm{V}_{\mathrm{DD}}$ | X | X |

Note: 1. Only for x16 devices.
2. WP must be $\mathrm{V}_{\mathrm{IH}}$ when issuing a program or erase command.

Table 6. Address Insertion, x8 Devices

| Bus Cycle | $\mathrm{I} / \mathbf{0 7}$ | $\mathrm{I} / \mathbf{0 6}$ | $\mathrm{I} / \mathbf{0} 5$ | $\mathrm{I} / \mathbf{0 4}$ | $\mathrm{I} / \mathbf{} 3$ | $\mathrm{I} / \mathbf{0} 2$ | $\mathrm{I} / \mathbf{0 1}$ | $\mathrm{I} / \mathbf{0 0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{\text {st }}$ | A 7 | A 6 | A 5 | A 4 | A 3 | A 2 | A 1 | A 0 |
| $2^{\text {nd }}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | A 11 | A 10 | A 9 | A 8 |
| $3^{\text {rd }}$ | A 19 | A 18 | A 17 | A 16 | A 15 | A 14 | A 13 | A 12 |
| $4^{\text {th }}$ | A 27 | A 26 | A 25 | A 24 | A 23 | A 22 | A 21 | A 20 |
| $5^{\text {th }(2)}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{V}_{\mathrm{IL}}$ | A 30 | A 29 | A 28 |

Note: 1. Any additional address input cycles will be ignored.
2. The fifth cycle is valid for $2 \mathrm{~Gb}, 4 \mathrm{~Gb}$ and 8 Gb devices. A28 is for 2 Gb devices, $\mathrm{A} 29-\mathrm{A} 28$ are for 4 Gb devices and $\mathrm{A} 30-\mathrm{A} 28$ for 8 Gb devices only.

Table 7. Address Insertion, x16 Devices

| Bus Cycle | $\begin{aligned} & \text { I/O8- } \\ & \text { I/O15 } \end{aligned}$ | I/07 | 1/06 | I/O5 | I/04 | I/O3 | 1/02 | I/01 | 1/00 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{\text {st }}$ | X | A7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 |
| $2^{\text {nd }}$ | X | VIL | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | A10 | A9 | A8 |
| $3^{\text {rd }}$ | X | A18 | A17 | A16 | A15 | A14 | A13 | A12 | A11 |
| $4^{\text {th }}$ | X | A26 | A25 | A24 | A23 | A22 | A21 | A20 | A19 |
| $5^{\text {th(2) }}$ | X | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\text {IL }}$ | A29 | A28 | A27 |

Note: 1. Any additional address input cycles will be ignored.
2. The fifth cycle is valid for 2Gb, 4Gb and 8Gb devices. A27 is for 2Gb devices, A28-A27 are for 4Gb devices and A29-A27 for 8Gb devices.

Table 8. Address Definitions, x8

| Address | Definition |  |
| :---: | :---: | :---: |
| A0 - A11 | Column Address |  |
| A12 - A17 | Page Address |  |
| A18 - A27 | Block Address | 1Gb device |
| A18 - A28 | Block Address | 2Gb device |
| A18 - A29 | Block Address | 4Gb device |
| A18 - A30 | Block Address | 8Gb device |

Table 9. Address Definitions, x16

| Address | Definition |  |
| :---: | :---: | :---: |
| A0 - A10 | Column Address |  |
| A11 - A16 | Page Address |  |
| A17 - A26 | Block Address | 1Gb device |
| A17 - A27 | Block Address | 2Gb device |
| A17 - A28 | Block Address | 4Gb device |
| A17 - A29 | Block Address | 8Gb device |

## COMMAND SET

All bus write operations to the device are interpreted by the Command Interface. The Commands are input on I/O0-I/O7 and are latched on the rising edge of Write Enable when the Command Latch Enable signal is high. Device operations are selected by writing specific commands to the Com-
mand Register. The two-step command sequences for program and erase operations are imposed to maximize data security.
The Commands are summarized in Table 10., Commands.

Table 10. Commands

| Command | Bus Write Operations ${ }^{(1)}$ |  |  |  | Commands accepted during busy |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | $1{ }^{\text {st }}$ CYCLE | $2^{\text {nd }}$ CYCLE | $3{ }^{\text {rd }}$ CYCLE | $4^{\text {th }}$ CYCLE |  |
| Read | $00 h^{(2)}$ | 30h | - | - |  |
| Random Data Output | 05h | E0h | - | - |  |
| Cache Read | 00h | 31h | - | - |  |
| Exit Cache Read | 34h | - | - | - | Yes ${ }^{(3)}$ |
| Page Program (Sequential Input default) | 80h | 10h | - | - |  |
| Random Data Input | 85h | - | - | - |  |
| Copy Back Program | 00h | 35h | 85h | 10h |  |
| Cache Program | 80h | 15h | - | - |  |
| Block Erase | 60h | DOh | - | - |  |
| Reset | FFh | - | - | - | Yes |
| Read Electronic Signature | 90h | - | - | - |  |
| Read Status Register | 70h | - | - | - | Yes |
| Read Block Lock Status | 7Ah | - | - | - |  |
| Blocks Unlock | 23h | 24h | - | - |  |
| Blocks Lock | 2Ah | - | - | - |  |
| Blocks Lock-Down | 2Ch | - | - | - |  |

Note: 1. The bus cycles are only shown for issuing the codes. The cycles required to input the addresses or input/output data are not shown. 2. For consecutive Read operations the 00h command does not need to be repeated.
3. Only during Cache Read busy.

## DEVICE OPERATIONS

The following section gives the details of the device operations.

## Read Memory Array

At Power-Up the device defaults to Read mode. To enter Read mode from another mode the Read command must be issued, see Table 10., Commands. Once a Read command is issued, subsequent consecutive Read commands only require the confirm command code (30h).
Once a Read command is issued two types of operations are available: Random Read and Page Read.

Random Read. Each time the Read command is issued the first read is Random Read.

Page Read. After the first Random Read access, the page data ( 2112 Bytes or 1056 Words) is transferred to the Page Buffer in a time of twHBH
(refer to Table 25. for value). Once the transfer is complete the Ready/Busy signal goes High. The data can then be read out sequentially (from selected column address to last column address) by pulsing the Read Enable signal.
The device can output random data in a page, instead of the consecutive sequential data, by issuing a Random Data Output command.
The Random Data Output command can be used to skip some data during a sequential data output. The sequential operation can be resumed by changing the column address of the next data to be output, to the address which follows the Random Data Output command.
The Random Data Output command can be issued as many times as required within a page.
The Random Data Output command is not accepted during Cache Read operations.

Figure 8. Read Operations


Note: 1. Highest address depends on device density.

Figure 9. Random Data Output During Sequential Data Output


## Cache Read

The Cache Read operation is used to improve the read throughput by reading data using the Cache Register. As soon as the user starts to read one page, the device automatically loads the next page into the Cache Register.
An Cache Read operation consists of three steps (see Table 10.):

1. One bus cycle is required to setup the Cache Read command (the same as the standard Read command)
2. Four or Five (refer to Table 6. and Table 7.) bus cycles are then required to input the Start Address
3. One bus cycle is required to issue the Cache Read confirm command to start the P/E/R Controller.
The Start Address must be at the beginning of a page (Column Address $=00 \mathrm{~h}$, see Table 8. and Table 9.). This allows the data to be output unin-
terrupted after the latency time (tBLBH1), see Figure 10 .
The Ready/Busy signal can be used to monitor the start of the operation. During the latency period the Ready/Busy signal goes Low, after this the Ready/ Busy signal goes High, even if the device is internally downloading page $n+1$.
Once the Cache Read operation has started, the Status Register can be read using the Read Status Register command.
During the operation, SR5 can be read, to find out whether the internal reading is ongoing (SR5 = ' 0 '), or has completed (SR5 = ' 1 '), while SR6 indicates whether the Cache Register is ready to download new data.
To exit the Cache Read operation an Exit Cache Read command must be issued (see Table 10.).
If the Exit Cache Read command is issued while the device is internally reading page $n+1$, page $n$ will still be output, but not page $n+1$.

Figure 10. Cache Read Operation


## Page Program

The Page Program operation is the standard operation to program data to the memory array. Generally, data is programmed sequentially, however the device does support Random Input within a page.
The memory array is programmed by page, however partial page programming is allowed where any number of Bytes ( 1 to 2112) or Words ( 1 to 1056) can be programmed.

The maximum number of consecutive partial page program operations allowed in the same page is eight. After exceeding this a Block Erase command must be issued before any further program operations can take place in that page.

Sequential Input. To input data sequentially the addresses must be sequential and remain in one block.
For Sequential Input each Page Program operation consists of five steps (see Figure 11.):

1. one bus cycle is required to setup the Page Program (Sequential Input) command (see Table 10.)
2. four or five bus cycles are then required to input the program address (refer to Table 6. and Table 7.)
3. the data is then loaded into the Data Registers
4. one bus cycle is required to issue the Page Program confirm command to start the P/E/R Controller. The P/E/R will only start if the data has been loaded in step 3 .
5. the $P / E / R$ Controller then programs the data into the array.

Random Data Input. During a Sequential Input operation, the next sequential address to be programmed can be replaced by a random address, by issuing a Random Data Input command. The following two steps are required to issue the command:

1. one bus cycle is required to setup the Random Data Input command (see Table 10.)
2. two bus cycles are then required to input the new column address (refer to Table 6.)
Random Data Input can be repeated as often as required in any given page.

Once the program operation has started the Status Register can be read using the Read Status Register command. During program operations the Status Register will only flag errors for bits set to ' 1 ' that have not been successfully programmed to '0'.
During the program operation, only the Read Status Register and Reset commands will be accepted, all other commands will be ignored.
Once the program operation has completed the $\mathrm{P} /$ E/R Controller bit SR6 is set to ' 1 ' and the Ready/ Busy signal goes High.
The device remains in Read Status Register mode until another valid command is written to the Command Interface.

Figure 11. Page Program Operation


Figure 12. Random Data Input During Sequential Data Input


## Copy Back Program

The Copy Back Program operation is used to copy the data stored in one page and reprogram it in another page.
The Copy Back Program operation does not require external memory and so the operation is faster and more efficient because the reading and loading cycles are not required. The operation is particularly useful when a portion of a block is updated and the rest of the block needs to be copied to the newly assigned block.
If the Copy Back Program operation fails an error is signalled in the Status Register. However as the standard external ECC cannot be used with the Copy Back Program operation bit error due to charge loss cannot be detected. For this reason it is recommended to limit the number of Copy Back Program operations on the same data and or to improve the performance of the ECC.
The Copy Back Program operation requires four steps:

1. The first step reads the source page. The operation copies all 1056 Words/ 2112 Bytes from the page into the Data Buffer. It requires:

- one bus write cycle to setup the command
- 4 bus write cycles to input the source page address
- one bus write cycle to issue the confirm command code

2. When the device returns to the ready state (Ready/Busy High), the next bus write cycle of the command is given with the 4 bus cycles to input the target page address. Refer to Table
3. for the addresses that must be the same for the Source and Target pages.
4. Then the confirm command is issued to start the $\mathrm{P} / \mathrm{E} / \mathrm{R}$ Controller.
To see the Data Input cycle for modifying the source page and an example of the Copy Back Program operation refer to Figure 13. .
A data input cycle to modify a portion or a multiple distant portion of the source page, is shown in Figure 14.

Table 11. Copy Back Program x8 Addresses

| Density | Same Address for Source and <br> Target Pages |
| :--- | :---: |
| 1 Gbit | no constraint |
| 2 Gbit | no constraint |
| 2 Gbit DD $^{(1)}$ | A28 |
| 4 Gbit | no constraint |

Note: 1. DD = Dual Die
Table 12. Copy Back Program x16 Addresses

| Density | Same Address for Source and <br> Target Pages |
| :--- | :---: |
| 1 Gbit | no constraint |
| 2 Gbit | A28 |
| 2 Gbit DD $^{(1)}$ | A27 |
| 4 Gbit | no constrain |

Note: 1. DD = Dual Die

Figure 13. Copy Back Program


Note: Copy back program is only permitted between odd address pages or even address pages.
Figure 14. Page Copy Back Program with Random Data Input


## Cache Program

The Cache Program operation is used to improve the programming throughput by programming data using the Cache Register. The Cache Program operation can only be used within one block. The Cache Register allows new data to be input while the previous data that was transferred to the Page Buffer is programmed into the memory array.
Each Cache Program operation consists of five steps (refer to Figure 15.):

1. First of all the program setup command is issued (one bus cycle to issue the program setup command then four bus write cycles to input the address), the data is then input (up to 2112 Bytes/ 1056 Words) and loaded into the Cache Register.
2. One bus cycle is required to issue the confirm command to start the P/E/R Controller.
3. The $P / E / R$ Controller then transfers the data to the Page Buffer. During this the device is busy for a time of twhbir2.
4. Once the data is loaded into the Page Buffer the $P / E / R$ Controller programs the data into the memory array. As soon as the Cache Registers are empty (after twhвнг) a new

Cache program command can be issued, while the internal programming is still executing.
Once the program operation has started the Status Register can be read using the Read Status Register command. During Cache Program operations SR5 can be read to find out whether the internal programming is ongoing (SR5 = ' 0 ') or has completed (SR5 $=$ ' 1 ') while SR6 indicates whether the Cache Register is ready to accept new data. If any errors have been detected on the previous page (Page $\mathrm{N}-1$ ), the Cache Program Error Bit SR1 will be set to ' 1 ', while if the error has been detected on Page $N$ the Error Bit SR0 will be set to '1'.
When the next page (Page $N$ ) of data is input with the Cache Program command, twhbiz 2 is affected by the pending internal programming. The data will only be transferred from the Cache Register to the Page Buffer when the pending program cycle is finished and the Page Buffer is available.
If the system monitors the progress of the operation using only the Ready/Busy signal, the last page of data must be programmed with the Page Program confirm command (10h).
If the Cache Program confirm command (15h) is used instead, Status Register bit SR5 must be polled to find out if the last programming is finished before starting any other operations.

Figure 15. Cache Program Operation


Note: 1. Up to 64 pages can be programmed in one Cache Program operation.
2. tCACHEPG is the program time for the last page + the program time for the (last -1$)^{\text {th }}$ page - (Program command cycle time + Last page data loading time).

## Block Erase

Erase operations are done one block at a time. An erase operation sets all of the bits in the addressed block to ' 1 '. All previous data in the block is lost.
An erase operation consists of three steps (refer to Figure 16.):

1. One bus cycle is required to setup the Block Erase command. Only addresses A18-A27 (x8) or A17-A26 (x16) are used, the other address inputs are ignored.
2. two or three bus cycles are then required to load the address of the block to be erased. Refer to Table 8. and Table 9. for the block addresses of each device.
3. one bus cycle is required to issue the Block Erase confirm command to start the P/E/R Controller.

The operation is initiated on the rising edge of write Enable, W, after the confirm command is issued. The P/E/R Controller handles Block Erase and implements the verify process.
During the Block Erase operation, only the Read Status Register and Reset commands will be accepted, all other commands will be ignored.
Once the program operation has completed the $\mathrm{P} /$ E/R Controller bit SR6 is set to ' 1 ' and the Ready/ Busy signal goes High. If the operation completed successfully, the Write Status Bit SR0 is ' 0 ', otherwise it is set to ' 1 '.

Figure 16. Block Erase Operation


## Reset

The Reset command is used to reset the Command Interface and Status Register. If the Reset command is issued during any operation, the operation will be aborted. If it was a program or erase operation that was aborted, the contents of the memory locations being modified will no longer be valid as the data will be partially programmed or erased.

If the device has already been reset then the new Reset command will not be accepted.
The Ready/Busy signal goes Low for $t_{B L B H} 4$ after the Reset command is issued. The value of $t_{B L B H 4}$ depends on the operation that the device was performing when the command was issued, refer to Table 25. for the values.

## Read Status Register

The device contains a Status Register which provides information on the current or previous Program or Erase operation. The various bits in the Status Register convey information and errors on the operation.
The Status Register is read by issuing the Read Status Register command. The Status Register information is present on the output data bus (l/O0I/O7) on the falling edge of Chip Enable or Read Enable, whichever occurs last. When several memories are connected in a system, the use of Chip Enable and Read Enable signals allows the system to poll each device separately, even when the Ready/Busy pins are common-wired. It is not necessary to toggle the Chip Enable or Read Enable signals to update the contents of the Status Register.
After the Read Status Register command has been issued, the device remains in Read Status Register mode until another command is issued. Therefore if a Read Status Register command is issued during a Random Read cycle a new Read command must be issued to continue with a Page Read operation.
The Status Register bits are summarized in Table 13., Status Register Bits, . Refer to Table 13. in conjunction with the following text descriptions.

Write Protection Bit (SR7). The Write Protection bit can be used to identify if the device is protected or not. If the Write Protection bit is set to ' 1 ' the device is not protected and program or erase operations are allowed. If the Write Protection bit is set to ' 0 ' the device is protected and program or erase operations are not allowed.

P/E/R Controller and Cache Ready/Busy Bit (SR6). Status Register bit SR6 has two different functions depending on the current operation.

During Cache Program operations SR6 acts as a Cache Program Ready/Busy bit, which indicates whether the Cache Register is ready to accept new data. When SR6 is set to ' 0 ', the Cache Register is busy and when SR6 is set to ' 1 ', the Cache Register is ready to accept new data.
During all other operations SR6 acts as a P/E/R Controller bit, which indicates whether the P/E/R Controller is active or inactive. When the $P / E / R$ Controller bit is set to ' 0 ', the $P / E / R$ Controller is active (device is busy); when the bit is set to ' 1 ', the $P / E / R$ Controller is inactive (device is ready).

P/E/R Controller Bit (SR5). The Program/Erase/ Read Controller bit indicates whether the P/E/R Controller is active or inactive. When the $P / E / R$ Controller bit is set to ' 0 ', the $P / E / R$ Controller is active (device is busy); when the bit is set to ' 1 ', the $P / E / R$ Controller is inactive (device is ready).

Cache Program Error Bit (SR1). The Cache Program Error bit can be used to identify if the previous page (page $\mathrm{N}-1$ ) has been successfully programed or not in a Cache Program operation. SR1 is set to '1' when the Cache Program operation has failed to program the previous page (page N 1) correctly. If SR1 is set to ' 0 ' the operation has completed successfully.
The Cache Program Error bit is only valid during Cache Program operations, during other operations it is Don't Care.

Error Bit (SRO). The Error bit is used to identify if any errors have been detected by the P/E/R Controller. The Error Bit is set to '1' when a program or erase operation has failed to write the correct data to the memory. If the Error Bit is set to ' 0 ' the operation has completed successfully. The Error Bit SRO, in a Cache Program operation, indicates a failure on Page N .

## SR4, SR3 and SR2 are Reserved.

Table 13. Status Register Bits

| Bit | Name | Logic Level | Definition |
| :---: | :---: | :---: | :---: |
| SR7 | Write Protection | '1' | Not Protected |
|  |  | '0' | Protected |
| SR6 ${ }^{(1)}$ | Program/ Erase/ Read Controller | '1' | P/E/R C inactive, device ready |
|  |  | '0' | P/E/R C active, device busy |
|  | Cache Ready/Busy | '1' | Cache Register ready (Cache Program only) |
|  |  | '0' | Cache Register busy (Cache Program only) |
| SR5 | Program/ Erase/ Read Controller ${ }^{(2)}$ | '1' | P/E/R C inactive, device ready |
|  |  | '0' | P/E/R C active, device busy |
| SR4, SR3, SR2 | Reserved | Don't Care |  |
| SR1 | Cache Program Error ${ }^{(3)}$ | '1' | Page N-1 failed in Cache Program operation |
|  |  | '0' | Page N-1 programmed successfully |
| SRO ${ }^{(1)}$ | Generic Error | '1' | Error - operation failed |
|  |  | '0' | No Error - operation successful |
|  | Cache Program Error | '1' | Page N failed in Cache Program operation |
|  |  | '0' | Page N programmed successfully |

Note: 1. The SR6 bit and SR0 bit have a different meaning during Cache Program and Cache Read operations.
2. Only valid for Cache Program operations, for other operations it is same as SR6.
3. Only valid for Cache Program operations, for other operations it is Don't Care.

## Read Electronic Signature

The device contains a Manufacturer Code and Device Code. To read these codes three steps are required:

1. one Bus Write cycle to issue the Read Electronic Signature command (90h)
2. one Bus Write cycle to input the address (00h)
3. four Bus Read Cycles to sequentially output the data (as shown in Table 14., Electronic Signature).

Table 14. Electronic Signature

| Part Number | Byte/Word 1 | Byte/Word 2 | Byte/Word 3 | Byte/Word 4 |
| :---: | :---: | :---: | :---: | :---: |
|  | Manufacturer Code | Device code |  |  |
| NAND01GR3B | 20h | A1h | $\begin{aligned} & \text { Reserved } \\ & 80 \mathrm{~h} \end{aligned}$ | Page Size <br> Spare Area size <br> Sequential Access Time Block Size Organization (seeTable 15.) |
| NAND01GW3B |  | F1h |  |  |
| NAND01GR4B | 0020h | B1h |  |  |
| NAND01GW4B |  | C1h |  |  |
| NAND02GR3B | 20h | AAh |  |  |
| NAND02GW3B |  | DAh |  |  |
| NAND02GR4B | 0020h | BAh |  |  |
| NAND02GW4B |  | CAh |  |  |
| NAND04GR3B | 20h | ACh |  |  |
| NAND04GW3B |  | DCh |  |  |
| NAND04GR4B | 0020h | BCh |  |  |
| NAND04GW4B |  | CCh |  |  |
| NAND08GR3B | 20h | A3h |  |  |
| NAND08GW3B |  | D3h |  |  |
| NAND08GR4B | 0020h | B3h |  |  |
| NAND08GW4B |  | C3h |  |  |

Table 15. Electronic Signature Byte/Word 4

| I/O | Definition | Value | Description |
| :---: | :---: | :---: | :---: |
| I/O1-I/O0 | Page Size <br> (Without Spare Area) | $\begin{array}{ll} 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ | 1 K <br> 2K <br> Reserved Reserved |
| I/O2 | Spare Area Size <br> (Byte / 512 Byte) | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{gathered} 8 \\ 16 \end{gathered}$ |
| I/O3 | Sequential Access Time | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{aligned} & \text { Standard (50 ns) } \\ & \text { Fast } \quad(30 \mathrm{~ns}) \end{aligned}$ |
| I/O5-I/O4 | Block Size <br> (Without Spare Area) | $\begin{array}{ll} 0 & 0 \\ 0 & 1 \\ 1 & 0 \\ 1 & 1 \end{array}$ | $\begin{gathered} 64 \mathrm{~K} \\ 128 \mathrm{~K} \\ 256 \mathrm{~K} \\ \text { Reserved } \end{gathered}$ |
| I/O6 | Organization | $\begin{aligned} & 0 \\ & 1 \end{aligned}$ | $\begin{gathered} \mathrm{X} 8 \\ \times 16 \end{gathered}$ |
| I/O7 | Not Used | Reserved |  |

Note: 1. V ${ }_{\text {DDth }}$ is equal to 2.5 V for 3 V Power Supply devices and to 1.5 V for 1.8 V Power Supply devices.

## DATA PROTECTION

The device has both hardware and software features to protect against program and erase operations.
It features a Write Protect, $\overline{\mathrm{WP}}$, pin, which can be used to protect the device against program and erase operations. It is recommended to keep WP at $\mathrm{V}_{\text {IL }}$ during power-up and power-down.
In addition, to protect the memory from any involuntary program/erase operations during powertransitions, the device has an internal voltage detector which disables all functions whenever $V_{C C}$ is below 1.5 V .
The device features a Block Lock mode, which is enabled by setting the Power-Up Read Enable, Lock/Unlock Enable, PRL, signal to High.
The Block Lock mode has two levels of software protection.

- Blocks Lock/Unlock
- Blocks Lock-down

Refer to Figure 19. for an overview of the protection mechanism.

## Blocks Lock

All the blocks are locked simultaneously by issuing a Blocks Lock command (see Table 10.).
All blocks are locked after power-up and when the Write Protect signal is Low.
Once all the blocks are locked, one sequence of consecutive blocks can be unlocked by using the Blocks Unlock command.

Refer to Figure 24., Command Latch AC Waveforms for details on how to issue the command.

## Blocks Unlock

A sequence of consecutive locked blocks can be unlocked, to allow program or erase operations, by issuing an Blocks Unlock command (see Table 10.).

The Blocks Unlock command consists of four steps:

- One bus cycle to setup the command
- two or three bus cycles to give the Start Block Address (refer to Table 8. , Table 9. and Figure 17.)
- one bus cycle to confirm the command
- two or three bus cycles to give the End Block Address (refer to Table 8., Table 9.and Figure 17.).

The Start Block Address must be nearer the logical LSB (Least Significant Bit) than End Block Address.
If the Start Block Address is the same as the End Block Address, only one block is unlocked.
Only one consecutive area of blocks can be unlocked at any one time. It is not possible to unlock multiple areas.

Figure 17. Blocks Unlock Operation


Note: Three address cycles are required for 2,4 and 8 Gb devices. 1 Gb devices only require two address cycles.

## Blocks Lock-Down

The Lock-Down feature provides an additional level of protection. A Locked-down block cannot be unlocked by a software command. Locked-Down blocks can only be unlocked by setting the Write Protect signal to Low for a minimum of 100ns.
Only locked blocks can be locked-down. The command has no affect on unlocked blocks.
Refer to Figure 24., Command Latch AC Waveforms for details on how to issue the command.

## Block Lock Status

In Block Lock mode (PRL High) the Block Lock Status of each block can be checked by issuing a

Read Block Lock Status command (see Table 10.).

The command consists of:
■ one bus cycle to give the command code
■ three bus cysles to give the block address After this, a read cycle will then output the Block Lock Status on the I/O pins on the falling edge of Chip Enable or Read Enable, whichever occurs last. Chip Enable or Read Enable do not need to be toggled to update the status.
The Read Block Lock Status command will not be accepted while the device is busy (RB Low).
The device will remain in Read Block Lock Status mode until another command is issued.

Figure 18. Read Block Lock Status Operation


Note: Three address cycles are required for 2,4 and 8 Gb devices. 1 Gb devices only require two address cycles.

Table 16. Block Lock Status

| Status | I/O7-I/O3 | I/O2 | I/O1 | I/O0 |
| :---: | :---: | :---: | :---: | :---: |
| Locked | X | 0 | 1 | 0 |
| Unlocked | X | 1 | 1 | 0 |
| Locked-Down | X | 0 | 0 | 1 |
| Unlocked in Locked- <br> Down Area | X | $\mathbf{0}$ | 1 |  |

Note: X = Don't Care.

Figure 19. Block Protection State Diagram


Note: PRL must be High for the software commands to be accepted.

## SOFTWARE ALGORITHMS

This section gives information on the software algorithms that ST recommends to implement to manage the Bad Blocks and extend the lifetime of the NAND device.

NAND Flash memories are programmed and erased by Fowler-Nordheim tunneling using a high voltage. Exposing the device to a high voltage for extended periods can cause the oxide layer to be damaged. For this reason, the number of program and erase cycles is limited (see Table 18. for value) and it is recommended to implement Garbage Collection, a Wear-Leveling Algorithm and an Error Correction Code, to extend the number of program and erase cycles and increase the data retention.
To help integrate a NAND memory into an application ST Microelectronics can provide:
■ A Demo board with NAND simulation software for PCs
■ File System OS Native reference software, which supports the basic commands of file management.

Contact the nearest ST Microelectronics sales office for more details.

## Bad Block Management

Devices with Bad Blocks have the same quality level and the same AC and DC characteristics as devices where all the blocks are valid. A Bad Block does not affect the performance of valid blocks because it is isolated from the bit line and common source line by a select transistor.
The devices are supplied with all the locations inside valid blocks erased (FFh). The Bad Block Information is written prior to shipping. Any block, where the 1st and 6th Bytes, or 1st Word, in the spare area of the 1st page, does not contain FFh, is a Bad Block.
The Bad Block Information must be read before any erase is attempted as the Bad Block Information may be erased. For the system to be able to recognize the Bad Blocks based on the original information it is recommended to create a Bad Block table following the flowchart shown in Figure 20.

## Block Replacement

Over the lifetime of the device additional Bad Blocks may develop. In this case the block has to be replaced by copying the data to a valid block.

These additional Bad Blocks can be identified as attempts to program or erase them will give errors in the Status Register.
As the failure of a page program operation does not affect the data in other pages in the same block, the block can be replaced by re-programming the current data and copying the rest of the replaced block to an available valid block. The Copy Back Program command can be used to copy the data to a valid block.
See the "Copy Back Program" section for more details.
Refer to Table 17. for the recommended procedure to follow if an error occurs during an operation.

Table 17. Block Failure

| Operation | Recommended Procedure |
| :---: | :---: |
| Erase | Block Replacement |
| Program | Block Replacement or ECC |
| Read | ECC |

Figure 20. Bad Block Management Flowchart


Figure 21. Garbage Collection


## Garbage Collection

When a data page needs to be modified, it is faster to write to the first available page, and the previous page is marked as invalid. After several updates it is necessary to remove invalid pages to free some memory space.
To free this memory space and allow further program operations it is recommended to implement a Garbage Collection algorithm. In a Garbage Collection software the valid pages are copied into a free area and the block containing the invalid pages is erased (see Figure 21.).

## Wear-leveling Algorithm

For write-intensive applications, it is recommended to implement a Wear-leveling Algorithm to monitor and spread the number of write cycles per block.
In memories that do not use a Wear-Leveling AIgorithm not all blocks get used at the same rate. Blocks with long-lived data do not endure as many write cycles as the blocks with frequently-changed data.
The Wear-leveling Algorithm ensures that equal use is made of all the available write cycles for each block. There are two wear-leveling levels:

- First Level Wear-leveling, new data is programmed to the free blocks that have had the fewest write cycles
- Second Level Wear-leveling, long-lived data is copied to another block so that the original block can be used for more frequentlychanged data.
The Second Level Wear-leveling is triggered when the difference between the maximum and the min-
imum number of write cycles per block reaches a specific threshold.


## Error Correction Code

An Error Correction Code (ECC) can be implemented in the Nand Flash memories to identify and correct errors in the data.
For every 2048 bits in the device it is recommended to implement 22 bits of ECC ( 16 bits for line parity plus 6 bits for column parity).
An ECC model is available in VHDL or Verilog. Contact the nearest ST Microelectronics sales office for more details.

Figure 22. Error Detection


## Hardware Simulation Models

Behavioral simulation models. Denali Software Corporation models are platform independent functional models designed to assist customers in performing entire system simulations (typical VHDL/Verilog). These models describe the logic behavior and timings of NAND Flash devices, and so allow software to be developed before hardware.

IBIS simulations models. IBIS (I/O Buffer Information Specification) models describe the behav-
ior of the I/O buffers and electrical characteristics of Flash devices.
These models provide information such as AC characteristics, rise/fall times and package mechanical data, all of which are measured or simulated at voltage and temperature ranges wider than those allowed by target specifications.
IBIS models are used to simulate PCB connections and can be used to resolve compatibility issues when upgrading devices. They can be imported into SPICETOOLS.

## PROGRAM AND ERASE TIMES AND ENDURANCE CYCLES

The Program and Erase times and the number of Program/ Erase cycles per block are shown in Table 18.

Table 18. Program, Erase Times and Program Erase Endurance Cycles

| Parameters |  | NAND Flash |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
|  | Min | Typ | Max |  |
| Page Program Time |  | 300 | 700 | $\mu \mathrm{~s}$ |
| Block Erase Time |  | 2 | 3 | ms |
| Program/Erase Cycles (per block) | 100,000 |  |  | cycles |
| Data Retention | 10 |  |  | years |

## MAXIMUM RATING

Stressing the device above the ratings listed in Table 19., Absolute Maximum Ratings, may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is
not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 19. Absolute Maximum Ratings

| Symbol | Parameter |  | Value |  | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |  |
| $\mathrm{T}_{\text {BIAS }}$ | Temperature Under Bias | -50 | 125 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {STG }}$ | Storage Temperature | -65 | 150 | ${ }^{\circ}{ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | Lead temperature during soldering ${ }^{(2)}$ |  | 260 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{V}_{\mathrm{IO}}{ }^{(1)}$ | Input or Output Voltage | 1.8 V devices | -0.6 | 2.7 | V |
|  |  | 3 V devices | -0.6 | 4.6 | V |
| $\mathrm{~V}_{\mathrm{DD}}$ | Supply Voltage | 1.8 V devices | -0.6 | 2.7 | V |
|  |  | -0.6 | 4.6 | V |  |

Note: 1. Minimum Voltage may undershoot to - 2 V for less than 20 ns during transitions on input and I/O pins. Maximum voltage may overshoot to $V_{D D}+2 V$ for less than 20 ns during transitions on I/O pins.
2. Compatibility with Lead-free soldering processes in accordance with ECOPACK 7191395 specifications. Not exceeding $250^{\circ} \mathrm{C}$ for more than 10 s , and peaking at $260^{\circ} \mathrm{C}$.

## DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC characteristics Tables that follow, are derived from tests performed under the Measure-
ment Conditions summarized in Table 20., Operating and AC Measurement Conditions. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 20. Operating and AC Measurement Conditions

| Parameter |  | NAND Flash |  | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max |  |
| Supply Voltage (VDD) | 1.8 V devices | 1.7 | 1.95 | V |
|  | 3 V devices | 2.7 | 3.6 | V |
| Ambient Temperature ( $\mathrm{T}_{\mathrm{A}}$ ) | Grade 1 | 0 | 70 | ${ }^{\circ} \mathrm{C}$ |
|  | Grade 6 | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
| Load Capacitance ( $\mathrm{C}_{\mathrm{L}}$ ) (1 TTL GATE and $\mathrm{CL}_{\text {L }}$ ) | 1.8 V devices | 30 |  | pF |
|  | 3V devices (2.7-3.6V) | 50 |  | pF |
| Input Pulses Voltages | 1.8 V devices | 0 | $V_{\text {DD }}$ | V |
|  | 3 V devices | 0.4 | 2.4 | V |
| Input and Output Timing Ref. Voltages | 1.8 V devices | 0.9 |  | V |
|  | 3 V devices | 1.5 |  | V |
| Output Circuit Resistor R ref |  | 8.35 |  | k $\Omega$ |
| Input Rise and Fall Times |  | 5 |  | ns |

Table 21. Capacitance

| Symbol | Parameter | Test Condition | Typ | Max | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{IN}}$ | Input Capacitance | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ |  | 10 | pF |
| $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ | Input/Output Capacitance ${ }^{(2)}$ | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ |  | 10 | pF |

Note: 1. $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}$. $\mathrm{C}_{\mathrm{IN}}$ and $\mathrm{C}_{\mathrm{I} / \mathrm{O}}$ are not $100 \%$ tested
2. input/output capacitances double in stacked devices

Table 22. DC Characteristics, 1.8V Devices

| Symbol | Parameter |  | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD1 | Operating Current | Sequential Read | $\begin{gathered} \mathrm{t}_{\mathrm{RLRL}} \text { minimum } \\ =\mathrm{V}_{\mathrm{IL}}, \text { IOUT }=0 \mathrm{~mA} \end{gathered}$ | - | 8 | 15 | mA |
| IDD2 |  | Program | - | - | 8 | 15 | mA |
| IDD3 |  | Erase | - | - | 8 | 15 | mA |
| IDD5 | Standby Current (CMOS) ${ }^{(1)}$ |  | $\begin{aligned} & \overline{\bar{E}}=V_{D D}-0.2, \\ & \overline{W P}=0 / V_{D D} \end{aligned}$ | - | 10 | 50 | $\mu \mathrm{A}$ |
| lıI | Input Leakage Current ${ }^{(1)}$ |  | $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\text {DD }}$ max | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| lo | Output Leakage Current ${ }^{(1)}$ |  | $\mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\text {DD }}$ max | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | - | $\mathrm{V}_{\mathrm{DD}}-0.4$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |

NAND01G-B, NAND02G-B, NAND04G-B, NAND08G-B

| Symbol | Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}}$ | Input Low Voltage | - | -0.3 | - | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output High Voltage Level | $\mathrm{IOH}=-100 \mu \mathrm{~A}$ | $\mathrm{~V}_{\mathrm{DD}}-0.1$ | - | - | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output Low Voltage Level | $\mathrm{IOL}=100 \mu \mathrm{~A}$ | - | - | 0.1 | V |
| $\mathrm{IOL}(\mathrm{R} \overline{\mathrm{B}})$ | Output Low Current $(\mathrm{R} \overline{\mathrm{B}})$ | V OL $=0.1 \mathrm{~V}$ | 3 | 4 |  | mA |
| $\mathrm{~V}_{\mathrm{LKO}}$ | $\mathrm{V}_{\mathrm{DD}}$ Supply Voltage (Erase and <br> Program lockout) | - | - | - | 1.1 | V |

Note: 1. leakage current and standby current double in stacked devices
Figure 23. Equivalent Testing Circuit for AC Characteristics Measurement


Table 23. DC Characteristics, 3V Devices

| Symbol | Parameter |  | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| IDD1 | Operating Current | Sequential Read | trLRL minimum $\overline{\mathrm{E}}=\mathrm{V}_{\text {IL }}$, lout $=0 \mathrm{~mA}$ | - | 15 | 30 | mA |
| IDD2 |  | Program | - | - | 15 | 30 | mA |
| IDD3 |  | Erase | - | - | 15 | 30 | mA |
| IDD4 | Standby current (TTL) ${ }^{(1)}$ |  | $\mathrm{E}=\mathrm{V}_{I H}, \overline{\mathrm{WP}}=0 / \mathrm{V}_{\mathrm{DD}}$ |  |  | 1 | mA |
| IDD5 | Standby Current (CMOS) ${ }^{(1)}$ |  | $\begin{aligned} & \overline{\bar{E}}=V_{D D}-0.2, \\ & \overline{W P}=0 / V_{D D} \end{aligned}$ | - | 10 | 50 | $\mu \mathrm{A}$ |
| ILI | Input Leakage Current ${ }^{(1)}$ |  | $\mathrm{V}_{\text {IN }}=0$ to $\mathrm{V}_{\text {DD }}$ max | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| ILO | Output Leakage Current ${ }^{(1)}$ |  | $\mathrm{V}_{\text {OUT }}=0$ to $\mathrm{V}_{\text {DD }}$ max | - | - | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ | Input High Voltage |  | - | $\mathrm{V}_{\mathrm{DD}}+0.8$ | - | $\mathrm{V}_{\mathrm{DD}}+0.3$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input Low Voltage |  | - | -0.3 | - | $\mathrm{V}_{\mathrm{DD}}+0.2$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output High Voltage Level |  | $\mathrm{l} \mathrm{lOH}=-400 \mu \mathrm{~A}$ | 2.4 | - | - | V |
| VOL | Output Low Voltage Level |  | $\mathrm{lOL}=2.1 \mathrm{~mA}$ | - | - | 0.4 | V |
| $\mathrm{IOL}(\mathrm{R} \overline{\mathrm{B}})$ | Output Low Current ( $\mathrm{R} \overline{\mathrm{B}}$ ) |  | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 8 | 10 |  | mA |
| $\mathrm{V}_{\text {LKO }}$ | $V_{D D}$ Supply Voltage (Erase and Program lockout) |  | - | - | - | 1.7 | V |

Note: 1. leakage current and standby current double in stacked devices

Table 24. AC Characteristics for Command, Address, Data Input

| Symbol | Alt. Symbol | Parameter |  |  | $\begin{gathered} 1.8 \mathrm{~V} \\ \text { Devices } \end{gathered}$ | $\begin{gathered} 3 V \\ \text { Devices } \end{gathered}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {ALLWL }}$ | $\mathrm{t}_{\text {ALS }}$ | Address Latch Low to Write Enable Low | AL Setup time | Min | 0 | 0 | ns |
| $\mathrm{t}_{\text {ALHWL }}$ |  | Address Latch High to Write Enable Low |  |  |  |  |  |
| tclhwL | tCLS | Command Latch High to Write Enable Low | CL Setup time | Min | 0 | 0 | ns |
| tclew |  | Command Latch Low to Write Enable Low |  |  |  |  |  |
| tDVwh | tbs | Data Valid to Write Enable High | Data Setup time | Min | 20 | 20 | ns |
| telwl | tcs | Chip Enable Low to Write Enable Low | $\overline{\mathrm{E}}$ Setup time | Min | 0 | 0 | ns |
| twhaLh | $\mathrm{t}_{\text {ALH }}$ | Write Enable High to Address Latch High | AL Hold time | Min | 10 | 10 | ns |
| tWHCLH | tCLH | Write Enable High to Command Latch High | CL hold time | Min | 10 | 10 | ns |
| $\mathrm{t}_{\text {WHCLL }}$ |  | Write Enable High to Command Latch Low |  |  |  |  |  |
| twhDX | tD | Write Enable High to Data Transition | Data Hold time | Min | 10 | 10 | ns |
| twher | tch | Write Enable High to Chip Enable High | $\overline{\mathrm{E}}$ Hold time | Min | 10 | 10 | ns |
| twHWL | twh | Write Enable High to Write Enable Low | $\bar{W}$ High Hold time | Min | 20 | 20 | ns |
| twLWH | twp | Write Enable Low to Write Enable High | W Pulse Width | Min | $25^{(1)}$ | $25^{(1)}$ | ns |
| twLWL | twc | Write Enable Low to Write Enable Low | Write Cycle time | Min | 60 | 50 | ns |

Note: 1. If telwl is less than 10 ns , twLwh must be minimum 35 ns , otherwise, twLwh may be minimum 25 ns .

NAND01G-B, NAND02G-B, NAND04G-B, NAND08G-B
Table 25. AC Characteristics for Operations

| Symbol | Alt. Symbol | Parameter |  |  | $\begin{gathered} \hline 1.8 \mathrm{~V} \\ \text { Devices } \end{gathered}$ | $\begin{array}{c\|} \hline 3 V \\ \text { Devices } \end{array}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| tallRL1 | $t_{\text {AR }}$ | Address Latch Low to Read Enable Low | Read Electronic Signature | Min | 10 | 10 | ns |
| $\mathrm{t}_{\text {ALLRL2 }}$ |  |  | Read cycle | Min | 10 | 10 | ns |
| tBhRL | $\mathrm{t}_{\mathrm{RR}}$ | Ready/Busy High to Read Enable Low |  | Min | 20 | 20 | ns |
| tBLBH1 |  | Ready/Busy Low to Ready/Busy High | Read Busy time | Max | 25 | 25 | $\mu \mathrm{s}$ |
| tBLBH2 | tprog |  | Program Busy time | Max | 700 | 700 | $\mu \mathrm{s}$ |
| tblbh3 | tbers |  | Erase Busy time | Max | 3 | 3 | ms |
| tBLBH4 |  |  | Reset Busy time, during ready | Max | 5 | 5 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {BLBH5 }}$ | ${ }^{\text {t CBSY }}$ |  | Cache Busy time | Typ | 3 | 3 | $\mu \mathrm{s}$ |
|  |  |  |  | Max | 700 | 700 | $\mu \mathrm{s}$ |
| twhBH1 | ${ }_{\text {tRST }}$ | Write Enable High to Ready/Busy High | Reset Busy time, during read | Max | 5 | 5 | $\mu \mathrm{s}$ |
|  |  |  | Reset Busy time, during program | Max | 10 | 10 | $\mu \mathrm{s}$ |
|  |  |  | Reset Busy time, during erase | Max | 500 | 500 | $\mu \mathrm{s}$ |
| tCLLRL | tcle | Command Latch Low to Read Enable Low |  | Min | 10 | 10 | ns |
| $t_{\text {DZRL }}$ | $\mathrm{t}_{\mathrm{R}}$ | Data Hi-Z to Read Enable Low |  | Min | 0 | 0 | ns |
| tehQz | tchz | Chip Enable High to Output Hi-Z |  | Max | 20 | 20 | ns |
| telQv | tcea | Chip Enable Low to Output Valid |  | Max | 45 | 45 | ns |
| $\mathrm{t}_{\text {RHRL }}$ | $t_{\text {treh }}$ | Read Enable High to Read Enable Low | Read Enable High Hold time | Min | 20 | 20 | ns |
| TEHQX | TOH | Chip Enable high or Read Enable high to Output Hold |  |  |  |  |  |
| TRHQX |  |  |  | Min | 15 | 15 | ns |
| trLRH | $t_{\text {RP }}$ | Read Enable Low to Read Enable High | Read Enable Pulse Width | Min | 25 | 25 | ns |
| $\mathrm{t}_{\text {RLRL }}$ | $\mathrm{t}_{\mathrm{RC}}$ | Read Enable Low to Read Enable Low | Read Cycle time | Min | 60 | 50 | ns |
| trLQV | trea | Read Enable Low to Output Valid | Read Enable Access time | Max | 35 | 35 | ns |
|  |  |  | Read ES Access time ${ }^{(3)}$ |  |  |  |  |
| twhBh | $t_{R}$ | Write Enable High to Ready/Busy High | Read Busy time | Max | 25 | 25 | $\mu \mathrm{s}$ |
| twhBL | twb | Write Enable High to Ready/Busy Low |  | Max | 100 | 100 | ns |
| twhri | twhr | Write Enable High to Read Enable Low |  | Min | 60 | 60 | ns |
| twLwL | twc | Write Enable Low to Write Enable Low | Write Cycle time | Min | 60 | 50 | ns |

Note: 1. The time to Ready depends on the value of the pull-up resistor tied to the Ready/Busy pin. See Figures 34, 35 and 36
2. To break the sequential read cycle, E must be held High for longer than tehel.
3. $E S=$ Electronic Signature.

Figure 24. Command Latch AC Waveforms


Figure 25. Address Latch AC Waveforms


Note: A fifth address cycle is required for 2Gb, 4Gb and 8Gb devices.

Figure 26. Data Input Latch AC Waveforms


Note: Data In Last is 2112 in x8 devices and 1056 in x16 devices.

Figure 27. Sequential Data Output after Read AC Waveforms


Note: 1. $\mathrm{CL}=\mathrm{Low}, \mathrm{AL}=$ Low, $\overline{\mathrm{W}}=$ High.

Figure 28. Read Status Register AC Waveform


Figure 29. Read Electronic Signature AC Waveform


Note: 1. Refer to Table 14. for the values of the Manufacturer and Device Codes, and to Table 15. for the information contained in Byte4.

Figure 30. Page Read Operation AC Waveform


Note: A fifth address cycle is required for 2Gb, 4Gb and 8Gb devices.

Figure 31. Page Program AC Waveform


Note: A fifth address cycle is required for 2Gb, 4Gb and 8Gb devices.

Figure 32. Block Erase AC Waveform


Note: Address cycle 3 is required for $2 \mathrm{~Gb}, 4 \mathrm{~Gb}$ and 8 Gb devices only.
Figure 33. Reset AC Waveform


## Ready/Busy Signal Electrical Characteristics

Figures 35 , 34 and 36 show the electrical characteristics for the Ready/Busy signal. The value required for the resistor $R_{p}$ can be calculated using the following equation:

$$
\mathrm{R}_{\mathrm{P}}^{\min }=\frac{\left(\mathrm{V}_{\mathrm{DDmax}}-\mathrm{V}_{\mathrm{OLmax}}\right)}{\mathrm{I}_{\mathrm{OL}}+\mathrm{I}_{\mathrm{L}}}
$$

So,

$$
\begin{aligned}
\mathrm{R}_{\mathrm{P}} \min (1.8 \mathrm{~V}) & =\frac{1.85 \mathrm{~V}}{3 \mathrm{~mA}^{+} \mathrm{I}_{\mathrm{L}}} \\
\mathrm{R}_{\mathrm{P}} \min (3 \mathrm{~V}) & =\frac{3.2 \mathrm{~V}}{8 \mathrm{~mA}^{+} \mathrm{I}_{\mathrm{L}}}
\end{aligned}
$$

where $I_{L}$ is the sum of the input currents of all the devices tied to the Ready/Busy signal. Rp max is determined by the maximum value of $\mathrm{t}_{\mathrm{r}}$.

Figure 34. Ready/Busy AC Waveform


Figure 35. Ready/Busy Load Circuit


Figure 36. Resistor Value Versus Waveform Timings For Ready/Busy Signal


Note: $\mathrm{T}=25^{\circ} \mathrm{C}$.

## Data Protection

The ST NAND device is designed to guarantee Data Protection during Power Transitions.
A $V_{D D}$ detection circuit disables all NAND operations, if $V_{D D}$ is below the $V_{\text {LKO }}$ threshold.

In the $V_{D D}$ range from $V_{\text {LKO }}$ to the lower limit of nominal range, the WP pin should be kept low $\left(\mathrm{V}_{\mathrm{IL}}\right)$ to guarantee hardware protection during power transitions as shown in the below figure.

Figure 37. Data Protection


Ai11086

## PACKAGE MECHANICAL

Figure 38. TSOP48-48 lead Plastic Thin Small Outline, $12 \times 20 \mathrm{~mm}$, Package Outline


Note: Drawing is not to scale.

Table 26. TSOP48-48 lead Plastic Thin Small Outline, $12 \times 20 \mathrm{~mm}$, Package Mechanical Data

| Symbol | millimeters |  |  | inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |
| A |  |  | 1.200 |  |  | 0.0472 |
| A1 | 0.100 | 0.050 | 0.150 | 0.0039 | 0.0020 | 0.0059 |
| A2 | 1.000 | 0.950 | 1.050 | 0.0394 | 0.0374 | 0.0413 |
| B | 0.220 | 0.170 | 0.270 | 0.0087 | 0.0067 | 0.0106 |
| C |  | 0.100 | 0.210 |  | 0.0039 | 0.0083 |
| CP |  |  | 0.080 |  |  | 0.0031 |
| D1 | 12.000 | 11.900 | 12.100 | 0.4724 | 0.4685 | 0.4764 |
| E | 20.000 | 19.800 | 20.200 | 0.7874 | 0.7795 | 0.7953 |
| E1 | 18.400 | 18.300 | 18.500 | 0.7244 | 0.7205 | 0.7283 |
| e | 0.500 | - | - | 0.0197 | - |  |
| L | 0.600 | 0.500 | 0.700 | 0.0236 | 0.0197 | 0.0276 |
| L1 | 0.800 |  |  | 0.0315 |  |  |
| $\alpha$ | $3^{\circ}$ | $0^{\circ}$ | $5^{\circ}$ | $3^{\circ}$ | $0{ }^{\circ}$ |  |

Figure 39. VFBGA63 9.5x12mm - $6 \times 8$ active ball array, 0.80 mm pitch, Package Outline


Note: Drawing is not to scale
Table 27. VFBGA63 9.5x12mm - $6 \times 8$ active ball array, 0.80 mm pitch, Package Mechanical Data

| Symbol | millimeters |  |  | inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |
| A |  |  | 1.05 |  |  | 0.0413 |
| A1 |  | 0.25 |  |  | 0.0098 |  |
| A2 |  |  | 0.70 |  |  | 0.0276 |
| b | 0.45 | 0.40 | 0.50 | 0.0177 | 0.0157 | 0.0197 |
| D | 9.50 | 9.40 | 9.60 | 0.3740 | 0.3701 | 0.3780 |
| D1 | 4.00 |  |  | 0.1575 |  |  |
| D2 | 7.20 |  |  | 0.2835 |  |  |
| ddd |  |  | 0.10 |  |  | 0.0039 |
| E | 12.00 | 11.90 | 12.10 | 0.4724 | 0.4685 | 0.4764 |
| E1 | 5.60 |  |  | 0.2205 |  |  |
| E2 | 8.80 |  |  | 0.3465 |  |  |
| e | 0.80 | - | - | 0.0315 | - | - |
| FD | 2.75 |  |  | 0.1083 |  |  |
| FD1 | 1.15 |  |  | 0.0453 |  |  |
| FE | 3.20 |  |  | 0.1260 |  |  |
| FE1 | 1.60 |  |  | 0.0630 |  |  |
| SD | 0.40 |  |  | 0.0157 |  |  |
| SE | 0.40 |  |  | 0.0157 |  |  |

Figure 40. TFBGA63 9.5x12mm - $6 \times 8$ active ball array, 0.80 mm pitch, Package Outline


Note: Drawing is not to scale
Table 28. TFBGA63 9.5x12mm - $6 \times 8$ active ball array, 0.80 mm pitch, Package Mechanical Data

| Symbol | millimeters |  |  | inches |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |
| A |  |  | 1.20 |  |  | 0.0472 |
| A1 |  | 0.25 |  |  | 0.0315 |  |
| A2 | 0.80 |  |  | 0.0177 | 0.0157 | 0.0197 |
| b | 0.45 | 0.40 | 0.50 | 0.3740 | 0.3701 | 0.3780 |
| D | 9.50 | 9.40 | 9.60 | 0.1575 |  |  |
| D1 | 4.00 |  |  | 0.2835 |  | 0.0039 |
| D2 | 7.20 |  |  |  |  | 0.4764 |
| ddd |  |  | 12.10 | 0.4724 | 0.4685 |  |
| E | 12.00 | 11.90 |  | 0.2205 |  |  |
| E1 | 5.60 |  |  | 0.3465 |  |  |
| E2 | 8.80 |  |  | 0.0315 |  | - |
| e | 0.80 |  |  |  | 0.1083 |  |
| FD | 2.75 |  |  | 0.0453 |  |  |
| FD1 | 1.15 |  |  | 0.1260 |  |  |
| FE | 3.20 |  |  | 0.0630 |  |  |
| FE1 | 1.60 |  |  |  | 0.0157 |  |
| SD | 0.40 |  |  |  |  |  |
| SE | 0.40 |  |  |  |  |  |

## PART NUMBERING

## Table 29. Ordering Information Scheme



## REVISION HISTORY

Table 30. Document Revision History

| Date | Version | Revision Details |
| :---: | :---: | :--- |
| 25-Feb-2005 | 1 | First Issue |
| 16-Aug-2005 | 2 | Automatic Page 0 Read feature removed throughout document. <br> LFBGA63 package removed throughout document. <br> Data Protection section and Figure 23., Equivalent Testing Circuit for AC Characteris- <br> tics Measurement added. <br> TFBGA63 and VFBGA63 packages updated. Note added to Figure 4., TSOP48 <br> Connections, x8 devices and Figure 5., TSOP48 Connections, x16 devices regarding <br> the USOP package. <br> Write Enable (W)., Table 11., Table 12., Table 14., Block Lock Status, Figure 19., Table <br> 20., Table 22., Table 23., Table 25. and Table 30. modified. |
| $18-O c t-2005$ | 3 | 512 device and USOP package removed throughout document. <br> Figure 4., Figure 5., Table 22., Table 23. and Copy Back Program modified. |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics.
All other names are the property of their respective owners
© 2005 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

