

August 1986 Revised March 2000

# DM74LS245 3-STATE Octal Bus Transceiver

### **General Description**

These octal bus transceivers are designed for asynchronous two-way communication between data buses. The control function implementation minimizes external timing requirements.

The device allows data transmission from the A Bus to the B Bus or from the B Bus to the A Bus depending upon the logic level at the direction control (DIR) input. The enable input  $(\overline{G})$  can be used to disable the device so that the buses are effectively isolated.

#### **Features**

- Bi-Directional bus transceiver in a high-density 20-pin package
- 3-STATE outputs drive bus lines directly
- PNP inputs reduce DC loading on bus lines
- Hysteresis at bus inputs improve noise margins
- Typical propagation delay times, port-to-port 8 ns
- Typical enable/disable times 17 ns
- I<sub>OL</sub> (sink current)

24 mA

■ I<sub>OH</sub> (source current)

-15 mA

### **Ordering Code:**

| Order Number | Package Number | Package Description                                                       |  |  |  |  |
|--------------|----------------|---------------------------------------------------------------------------|--|--|--|--|
| DM74LS245WM  | M20B           | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |  |
| DM74LS245SJ  | M20D           | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide             |  |  |  |  |
| DM74LS245N   | N20A           | 20-Lead Plastic Dual-In-Line Package (PDIP) JEDEC MS-001 0 300 Wide       |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

### **Connection Diagram**



### **Function Table**

| Enable<br>G | Direction<br>Control | Operation       |
|-------------|----------------------|-----------------|
|             | DIR                  |                 |
| L           | L                    | B Data to A Bus |
| L           | Н                    | A Data to B Bus |
| Н           | X                    | Isolation       |

H = HIGH Level

L = LOW Level

© 2000 Fairchild Semiconductor Corporation

DS006413

www.fairchildsemi.com

## **Absolute Maximum Ratings**(Note 1)

 $\begin{array}{ccc} \text{Supply Voltage} & & 7\text{V} \\ \text{Input Voltage} & & \\ \text{DIR or $\overline{G}$} & & 7\text{V} \\ \text{A or B} & & 5.5\text{V} \\ \end{array}$ 

Operating Free Air Temperature Range  $0^{\circ}\text{C}$  to  $+70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C}$  to  $+150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | HIGH Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | LOW Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | HIGH Level Output Current      |      |     | -15  | mA    |
| I <sub>OL</sub> | LOW Level Output Current       |      |     | 24   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                                                     | Conditions                                                          |                                  |              | Min | Typ<br>(Note 2) | Max  | Units |
|------------------|---------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------|--------------|-----|-----------------|------|-------|
| VI               | Input Clamp Voltage                                           | $V_{CC} = Min, I_I = -18 \text{ mA}$                                |                                  |              |     |                 | -1.5 | V     |
| HYS              | Hysteresis (V <sub>T+</sub> – V <sub>T-</sub> )               | V <sub>CC</sub> = Min                                               |                                  |              | 0.2 | 0.4             |      | V     |
| V <sub>OH</sub>  | HIGH Level<br>Output Voltage                                  | $V_{CC} = Min, V_{IH} = Min$ $V_{II} = Max, I_{OH} = -1 \text{ mA}$ |                                  | 2.7          |     |                 |      |       |
|                  |                                                               | $V_{CC} = Min, V_{IL} = Min$ $V_{IL} = Max, I_{OH} = -3 \text{ mA}$ |                                  |              | 2.4 | 3.4             |      | V     |
|                  | $V_{CC} = Min, V_{IH} = Min$<br>$V_{IL} = 0.5V, I_{OH} = Max$ |                                                                     |                                  |              | 2   |                 |      |       |
| V <sub>OL</sub>  | LOW Level                                                     | V <sub>CC</sub> = Min                                               | I <sub>OL</sub> = 12 m/          | 4            |     |                 | 0.4  |       |
| C                | Output Voltage                                                | $V_{IL} = Max$<br>$V_{IH} = Min$                                    | I <sub>OL</sub> = Max            |              |     |                 | 0.5  | V     |
| l <sub>OZH</sub> | Off-State Output Current,<br>HIGH Level Voltage Applied       | $V_{CC} = Max$<br>$V_{IL} = Max$                                    | V <sub>O</sub> = 2.7V            |              |     |                 | 20   | μА    |
| l <sub>OZL</sub> | Off-State Output Current,<br>LOW Level Voltage Applied        | V <sub>IH</sub> = Min                                               | V <sub>O</sub> = 0.4V            |              |     |                 | -200 | μА    |
| I <sub>I</sub>   | Input Current at Maximum                                      | V <sub>CC</sub> = Max                                               | A or B                           | $V_1 = 5.5V$ |     |                 | 0.1  |       |
| ·                | Input Voltage                                                 |                                                                     | DIR or $\overline{G}$ $V_1 = 7V$ |              |     | 0.1             | mA   |       |
| I <sub>IH</sub>  | HIGH Level Input Current                                      | V <sub>CC</sub> = Max, V <sub>I</sub> = 2.7V                        |                                  |              |     |                 | 20   | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current                                       | $V_{CC} = Max, V_I = 0.4V$                                          |                                  |              |     |                 | -0.2 | mA    |
| los              | Short Circuit Output Current                                  | V <sub>CC</sub> = Max (Note 3)                                      |                                  |              | -40 |                 | -225 | mA    |
| I <sub>cc</sub>  | Supply Current                                                | Current Outputs HIGH                                                |                                  |              |     | 48              | 70   |       |
|                  |                                                               | Outputs LOW                                                         | utputs LOW V <sub>CC</sub>       |              |     | 62              | 90   | mA    |
|                  |                                                               | Outputs at Hi-Z                                                     |                                  | 1            |     | 64              | 95   |       |

Note 2: All typicals are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C.

 $\textbf{Note 3:} \ \text{Not more than one output should be shorted at a time, not to exceed one second duration}$ 

| Symbol           | Parameter                | Conditions              | Min | Max | Units |
|------------------|--------------------------|-------------------------|-----|-----|-------|
| t <sub>PLH</sub> | Propagation Delay Time,  | C <sub>L</sub> = 45 pF  |     | 12  | ns    |
|                  | LOW-to-HIGH Level Output | $R_L = 667\Omega$       |     | 12  | 115   |
| t <sub>PHL</sub> | Propagation Delay Time,  |                         |     | 12  | ns    |
|                  | HIGH-to-LOW Level Output |                         |     | 12  | 115   |
| t <sub>PZL</sub> | Output Enable Time       |                         |     | 40  | ns    |
|                  | to LOW Level             |                         |     | 40  | 113   |
| t <sub>PZH</sub> | Output Enable Time       |                         |     | 40  | ns    |
|                  | to HIGH Level            |                         |     | 40  | 115   |
| t <sub>PLZ</sub> | Output Disable Time      | C <sub>L</sub> = 5 pF   |     | 25  | ns    |
|                  | from LOW Level           | $R_L = 667\Omega$       |     | 20  | 113   |
| t <sub>PHZ</sub> | Output Disable Time      |                         |     | 25  | ns    |
|                  | from HIGH Level          |                         |     | 20  | 113   |
| t <sub>PLH</sub> | Propagation Delay Time,  | C <sub>L</sub> = 150 pF |     | 16  | ns    |
|                  | LOW-to-HIGH Level Output | $R_L = 667\Omega$       |     | 10  | 110   |
| t <sub>PHL</sub> | Propagation Delay Time,  |                         |     | 17  | ns    |
|                  | HIGH-to-LOW Level Output |                         |     | .,  | 110   |
| t <sub>PZL</sub> | Output Enable Time       |                         |     | 45  | ns    |
|                  | to LOW Level             |                         |     | 40  | 113   |
| t <sub>PZH</sub> | Output Enable Time       |                         |     | 45  | ns    |
|                  | to HIGH Level            |                         |     | 73  | 113   |





### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com