# Dual Differential (EIA-422-A)/ Quad Single-Ended (EIA-423-A) Line Drivers

The MC26LS30 is a low power Schottky set of line drivers which can be configured as two differential drivers which comply with EIA-422-A standards, or as four single-ended drivers which comply with EIA-423-A standards. A mode select pin and appropriate choice of power supplies determine the mode. Each driver can source and sink currents in excess of 50 mA.

In the differential mode (EIA-422-A), the drivers can be used up to 10 Mbaud. A disable pin for each driver permits setting the outputs into a high impedance mode within a +10 V common mode range.

In the single-ended mode (EIA-423-A), each driver has a slew rate control pin which permits setting the slew rate of the output signal so as to comply with EIA-423-A and FCC requirements and to reduce crosstalk. When operated from symmetrical supplies (+5.0 V), the outputs exhibit zero imbalance

The MC26LS30 is available in a 16-pin surface mount package. Operating temperature range is -40°C to +85°C.

- Operates as Two Differential EIA-422-A Drivers, or Four Single-Ended EIA-423-A Drivers
- High Impedance Outputs in Differential Mode
- Short Circuit Current Limit In Both Source and Sink Modes
- ±10 V Common Mode Range on High Impedance Outputs
- ±15 V Range on Inputs
- Low Current PNP Inputs Compatible with TTL, CMOS, and MOS Outputs
- Individual Output Slew Rate Control in Single-Ended Mode
- Replacement for the AMD AM26LS30 and National Semiconductor DS3691
- Pb–Free Packages are Available

#### **Representative Block Diagrams**





### ON Semiconductor®

#### http://onsemi.com

#### MARKING DIAGRAM





A = Assembly Location

WL, L = Wafer Lot YY, Y = Year WW, W = Work Week

#### **PIN CONNECTIONS**



#### **ORDERING INFORMATION**

| Device       | Package            | Shipping <sup>†</sup> |  |  |
|--------------|--------------------|-----------------------|--|--|
| MC26LS30D    | SO-16              | 48 Units/Rail         |  |  |
| MC26LS30DG   | SO-16<br>(Pb-Free) | 48 Units/Rail         |  |  |
| MC26LS30DR2  | SO-16              | 2500 Tape & Reel      |  |  |
| MC26LS30DR2G | SO-16<br>(Pb-Free) | 2500 Tape & Reel      |  |  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

### MAXIMUM OPERATING CONDITIONS (Pin numbers refer to SO-16 package only.)

| Rating                                                                                                             | Symbol                             | Value                    | Unit |
|--------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|------|
| Power Supply Voltage                                                                                               | V <sub>CC</sub><br>V <sub>EE</sub> | -0.5, +7.0<br>-7.0, +0.5 | Vdc  |
| Input Voltage (All Inputs)                                                                                         | V <sub>in</sub>                    | -0.5, +20                | Vdc  |
| Applied Output Voltage when in High Impedance Mode (V <sub>CC</sub> = 5.0 V, Pin 4 = Logic 0, Pins 3, 6 = Logic 1) | V <sub>za</sub>                    | ±15                      | Vdc  |
| Output Voltage with V <sub>CC</sub> , V <sub>EE</sub> = 0 V                                                        | $V_{zb}$                           | ±15                      |      |
| Output Current                                                                                                     | I <sub>O</sub>                     | Self limiting            | _    |
| Junction Temperature                                                                                               | TJ                                 | <b>−65</b> , <b>+150</b> | °C   |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

Devices should not be operated at these limits. The "Recommended Operating Conditions" table provides conditions for actual device operation.

#### RECOMMENDED OPERATING CONDITIONS

| Rating                                               | Symbol                             | Min            | Тур          | Max            | Unit |
|------------------------------------------------------|------------------------------------|----------------|--------------|----------------|------|
| Power Supply Voltage (Differential Mode)             | V <sub>CC</sub><br>V <sub>EE</sub> | +4.75<br>-0.5  | 5.0<br>0     | +5.25<br>+0.3  | Vdc  |
| Power Supply Voltage (Single–Ended Mode)             | V <sub>CC</sub><br>V <sub>EE</sub> | +4.75<br>-5.25 | +5.0<br>-5.0 | +5.25<br>-4.75 |      |
| Input Voltage (All Inputs)                           | V <sub>in</sub>                    | 0              | _            | +15            | Vdc  |
| Applied Output Voltage (when in High Impedance Mode) | $V_{za}$                           | -10            | -            | +10            |      |
| Applied Output Voltage, V <sub>CC</sub> = 0          | $V_{zb}$                           | -10            | -            | +10            |      |
| Output Current                                       | Io                                 | -65            | -            | +65            | mA   |
| Operating Ambient Temperature (See text)             | T <sub>A</sub>                     | -40            | -            | +85            | °C   |

All limits are not necessarily functional concurrently.

 $\textbf{ELECTRICAL CHARACTERISTICS} \ \ (EIA-422-A \ differential \ mode, \ Pin \ 4 \leqslant 0.8 \ V, \ -40^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ + 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ \leqslant \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ < \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ < \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ < \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ \leqslant \ V_{CC} \ < \ 5.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 4.75 \ V \ < \ 9.25 \ V \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 85^{\circ}C, \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V, \ > 10^{\circ}C \ < T_A \ < \ 9.25 \ V,$  $V_{\text{EE}}$  = Gnd, unless otherwise noted. Pin numbers refer to SO-16 package only.)

| Characteristic                                                                         | Symbol              | Min  | Тур  | Max  | Unit |
|----------------------------------------------------------------------------------------|---------------------|------|------|------|------|
| Output Voltage (see Figure 1) Differential, $R_L = \infty$ , $V_{CC} = 5.25 \text{ V}$ | V <sub>OD1</sub>    | _    | 4.2  | 6.0  | Vdc  |
| Differential, $R_1 = 100 \Omega$ , $V_{CC} = 4.75 V$                                   | $ V_{OD2} $         | 2.0  | 2.6  | _    | Vdc  |
| Change in Differential Voltage, $R_L = 100 \Omega$ (Note 4)                            | $ \Delta V_{OD2} $  | _    | 10   | 400  | mVdc |
| Offset Voltage, $R_L = 100 \Omega$                                                     | Vos                 | _    | 2.5  | 3.0  | Vdc  |
| Change in Offset Voltage*, $R_L = 100 \Omega$                                          | l∆v <sub>os</sub> l | -    | 10   | 400  | mVdc |
| Output Current (each output)                                                           |                     |      |      |      |      |
| Power Off Leakage, $V_{CC} = 0$ , $-10 \text{ V} \leq V_{O} \leq +10 \text{ V}$        | I <sub>OLK</sub>    | -100 | 0    | +100 | μΑ   |
| High Impedance Mode, $V_{CC}$ = 5.25 V, -10 V $\leq$ V <sub>O</sub> $\leq$ +10 V       | loz                 | -100 | 0    | +100 |      |
| Short Circuit Current (Note 2)                                                         |                     |      |      |      |      |
| High Output Shorted to Pin 5 (T <sub>A</sub> = 25°C)                                   | I <sub>SC</sub> _   | -150 | -95  | -60  | mA   |
| High Output Shorted to Pin 5 (–40°C < T <sub>A</sub> <+85°C)                           | I <sub>SC</sub> _   | -150 | _    | -50  |      |
| Low Output Shorted to +6.0 V ( $T_A = 25^{\circ}C$ )                                   | I <sub>SC+</sub>    | 60   | 75   | 150  |      |
| Low Output Shorted to +6.0 V (-40°C < T <sub>A</sub> < +85°C)                          | I <sub>SC+</sub>    | 50   | -    | 150  |      |
| Inputs                                                                                 |                     |      |      |      |      |
| Low Level Voltage                                                                      | $V_{IL}$            | -    | _    | 0.8  | Vdc  |
| High Level Voltage                                                                     | $V_{IH}$            | 2.0  | _    | _    | Vdc  |
| Current @ V <sub>in</sub> = 2.4 V                                                      | I <sub>IH</sub>     | -    | 0    | 40   | μΑ   |
| Current @ V <sub>in</sub> = 15 V                                                       | I <sub>IHH</sub>    | -    | 0    | 100  |      |
| Current @ V <sub>in</sub> = 0.4 V                                                      | I <sub>IL</sub>     | -200 | -8.0 | _    |      |
| Current, $0 \le V_{in} \le 15 \text{ V}$ , $V_{CC} = 0$                                | I <sub>IX</sub>     | _    | 0    | _    |      |
| Clamp Voltage (I <sub>in</sub> = −12 mA)                                               | V <sub>IK</sub>     | -1.5 | -    | _    | Vdc  |
| Power Supply Current (V <sub>CC</sub> = +5.25 V, Outputs Open)                         | I <sub>CC</sub>     |      |      |      | mA   |
| (0 ≤ Enable ≤ V <sub>CC</sub> )                                                        |                     | _    | 16   | 30   |      |

### $\textbf{TIMING CHARACTERISTICS} \text{ (EIA-422-A differential mode, Pin 4} \leqslant 0.8 \text{ V, T}_{A} = 25^{\circ}\text{C}, \text{ V}_{CC} = 5.0 \text{ V, V}_{EE} = \text{Gnd, (Notes 1 and 3)}$ unless otherwise noted.)

| Characteristic                                                                                                                                                                                 | Symbol                               | Min              | Тур                     | Max                      | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|-------------------------|--------------------------|------|
| Differential Output Rise Time (Figure 3)                                                                                                                                                       | t <sub>r</sub>                       | _                | 70                      | 200                      | ns   |
| Differential Output Fall Time (Figure 3)                                                                                                                                                       | t <sub>f</sub>                       | _                | 70                      | 200                      | ns   |
| Propagation Delay Time – Input to Differential Output<br>Input Low to High (Figure 3)<br>Input High to Low (Figure 3)                                                                          | t <sub>PDH</sub><br>t <sub>PDL</sub> | _<br>_           | 90<br>90                | 200<br>200               | ns   |
| Skew Timing (Figure 3)    t <sub>PDH</sub> to t <sub>PDL</sub>   for Each Driver  Max to Min t <sub>PDH</sub> Within a Package  Max to Min t <sub>PDL</sub> Within a Package                   | tsk1<br>tsk2<br>tsk3                 | -<br>-<br>-      | 9.0<br>2.0<br>2.0       | -<br>-<br>-              | ns   |
| Enable Timing (Figure 4) Enable to Active High Differential Output Enable to Active Low Differential Output Enable to 3-State Output From Active High Enable to 3-State Output From Active Low | tpzh<br>tpzl<br>tpHz<br>tpLz         | -<br>-<br>-<br>- | 150<br>190<br>80<br>110 | 300<br>350<br>350<br>300 | ns   |

- All voltages measured with respect to Pin 5.
   Only one output shorted at a time, for not more than 1 second.
   Typical values established at +25°C, V<sub>CC</sub> = +5.0 V, V<sub>EE</sub> = -5.0 V.
   V<sub>in</sub> switched from 0.8 to 2.0 V.
   Imbalance is the difference between |V<sub>O2</sub>| with V<sub>in</sub> < 0.8 V and |V<sub>O2</sub>| with V<sub>in</sub> > 2.0 V.

 $\textbf{ELECTRICAL CHARACTERISTICS} \text{ (EIA-423-A single-ended mode, Pin 4} \geqslant 2.0 \text{ V}, -40 ^{\circ}\text{C} < T_{A} < 85 ^{\circ}\text{C}, 4.75 \text{ V} \leqslant \text{ |V}_{CC}|,$  $|V_{EE}| \le 5.25$  V, (Notes 1 and 3) unless otherwise noted).

| Characteristic                                                                                                                                                                                                                                                                          | Symbol                                                                       | Min                                               | Тур                      | Max                                  | Unit                    |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------------------------------------|--------------------------|--------------------------------------|-------------------------|
| Output Voltage ( $V_{CC} =  V_{EE}  = 4.75 \text{ V}$ )<br>Single–Ended Voltage, $R_L = \infty$ (Figure 2)<br>Single–Ended Voltage, $R_L = 450 \Omega$ , (Figure 2)<br>Voltage Imbalance (Note 5), $R_L = 450 \Omega$                                                                   | V <sub>O1</sub>  <br> V <sub>O2</sub>  <br> ΔV <sub>O2</sub>                 | 4.0<br>3.6<br>-                                   | 4.2<br>3.95<br>0.05      | 6.0<br>6.0<br>0.4                    | Vdc                     |
| Slew Control Current (Pins 16, 13, 12, 9)                                                                                                                                                                                                                                               | I <sub>SLEW</sub>                                                            | -                                                 | ±120                     | -                                    | μΑ                      |
| Output Current (Each Output)  Power Off Leakage, V <sub>CC</sub> = V <sub>EE</sub> = 0, −6.0 V ≤ V <sub>O</sub> ≤ +6.0 V  Short Circuit Current (Output Short to Ground, Note 2)                                                                                                        | I <sub>OLK</sub>                                                             | -100                                              | 0                        | +100                                 | μΑ                      |
| $\begin{array}{l} V_{in} \leqslant 0.8 \; V \; (T_A = 25^{\circ}C) \\ V_{in} \leqslant 0.8 \; V \; (-40^{\circ}C \; < \; T_A \; < \; +85^{\circ}C) \\ V_{in} \ge 2.0 \; V \; (T_A = 25^{\circ}C) \\ V_{in} \ge 2.0 \; V \; (-40^{\circ}C \; < \; T_A \; < \; +85^{\circ}C) \end{array}$ | I <sub>SC+</sub><br>I <sub>SC+</sub><br>I <sub>SC-</sub><br>I <sub>SC-</sub> | 60<br>50<br>–150<br>–150                          | 80<br>-<br>-95<br>-      | 150<br>150<br>–60<br>–50             | mA                      |
| Inputs  Low Level Voltage  High Level Voltage  Current @ $V_{in} = 2.4 \text{ V}$ Current @ $V_{in} = 15 \text{ V}$ Current @ $V_{in} = 0.4 \text{ V}$ Current, $0 \le V_{in} \le 15 \text{ V}$ , $V_{CC} = 0$ Clamp Voltage ( $I_{in} = -12 \text{ mA}$ )                              | VIL<br>VIH<br>IIH<br>IIHH<br>IIL<br>IIX<br>VIK                               | _<br>2.0<br>_<br>_<br>_<br>_200<br>_<br>_<br>_1.5 | -<br>0<br>0<br>-8.0<br>0 | 0.8<br>-<br>40<br>100<br>-<br>-<br>- | Vdc<br>Vdc<br>μA<br>Vdc |
| Power Supply Current (Outputs Open)<br>$V_{CC} = +5.25 \text{ V}, V_{EE} = -5.25 \text{ V}, V_{in} = 0.4 \text{ V}$                                                                                                                                                                     | I <sub>CC</sub><br>I <sub>EE</sub>                                           | -<br>-22                                          | 17<br>-8.0               | 30<br>-                              | mA                      |

### **TIMING CHARACTERISTICS** (EIA–423–A single–ended mode, Pin 4 $\geq$ 2.0 V, $T_A$ = 25°C, $V_{CC}$ = 5.0 V, $V_{EE}$ = -5.0 V, (Notes 1 and 3) unless otherwise noted.)

| Characteristic                                                  | Symbol           | Min | Тур  | Max | Unit  |
|-----------------------------------------------------------------|------------------|-----|------|-----|-------|
| Output Timing (Figure 5)                                        |                  |     |      |     |       |
| Output Rise Time, $C_C = 0$                                     | t <sub>r</sub>   | _   | 65   | 300 | ns    |
| Output Fall Time, $C_C = 0$                                     | t <sub>f</sub>   | _   | 65   | 300 |       |
| Output Rise Time, C <sub>C</sub> = 50 pF                        | t <sub>r</sub>   | _   | 3.0  | -   | μs    |
| Output Fall Time, C <sub>C</sub> = 50 pF                        | t <sub>f</sub>   | _   | 3.0  | -   |       |
| Rise Time Coefficient (Figure 16)                               | C <sub>rt</sub>  | -   | 0.06 | _   | μs/pF |
| Propagation Delay Time, Input to Single Ended Output (Figure 5) |                  |     |      |     | ns    |
| Input Low to High, $C_C = 0$                                    | t <sub>PDH</sub> | _   | 100  | 300 |       |
| Input High to Low, $C_C = 0$                                    | t <sub>PDL</sub> | _   | 100  | 300 |       |
| Skew Timing, C <sub>C</sub> = 0 (Figure 5)                      |                  |     |      |     | ns    |
| t <sub>PDH</sub> to t <sub>PDL</sub> for Each Driver            | t <sub>SK4</sub> | _   | 15   | _   |       |
| Max to Min t <sub>PDH</sub> Within a Package                    | t <sub>SK5</sub> | _   | 2.0  | _   |       |
| Max to Min t <sub>PDL</sub> Within a Package                    | t <sub>SK6</sub> | _   | 5.0  | ı   |       |

- All voltages measured with respect to Pin 5.
   Only one output shorted at a time, for not more than 1 second.
   Typical values established at +25°C, V<sub>CC</sub> = +5.0 V, V<sub>EE</sub> = -5.0 V.
   V<sub>in</sub> switched from 0.8 to 2.0 V.
   Imbalance is the difference between |V<sub>O2</sub>| with V<sub>in</sub> < 0.8 V and |V<sub>O2</sub>| with V<sub>in</sub> > 2.0 V.

Table 1

|              |                 |                 | Inputs |   |   |   |   |   | Out | puts |   |
|--------------|-----------------|-----------------|--------|---|---|---|---|---|-----|------|---|
| Operation    | v <sub>cc</sub> | V <sub>EE</sub> | Mode   | Α | В | С | D | Α | В   | С    | D |
| Differential | +5.0            | Gnd             | 0      | 0 | 0 | 0 | 0 | 0 | 1   | 1    | 0 |
| (EIA-422-A)  |                 |                 | 0      | 1 | 0 | 0 | 1 | 1 | 0   | 0    | 1 |
|              |                 |                 | 0      | Х | 1 | 0 | 1 | Ζ | Z   | 0    | 1 |
|              |                 |                 | 0      | 1 | 0 | 0 | 0 | 1 | 0   | 1    | 0 |
|              |                 |                 | 0      | 0 | 0 | 0 | 1 | 0 | 1   | 0    | 1 |
|              |                 |                 | 0      | 1 | 0 | 1 | Χ | 1 | 0   | Z    | Z |
| Single-Ended | +5.0            | -5.0            | 1      | 0 | 0 | 0 | 0 | 0 | 0   | 0    | 0 |
| (EIA-423-A)  |                 |                 | 1      | 1 | 0 | 0 | 0 | 1 | 0   | 0    | 0 |
|              |                 |                 | 1      | 0 | 1 | 0 | 0 | 0 | 1   | 0    | 0 |
|              |                 |                 | 1      | 0 | 0 | 1 | 0 | 0 | 0   | 1    | 0 |
|              |                 |                 | 1      | 0 | 0 | 0 | 1 | 0 | 0   | 0    | 1 |
| Х            | 0               | Х               | Х      | Х | Х | Х | Χ | Z | Z   | Z    | Z |

X = Don't Care

Z = High Impedance (Off)



 $V_{CC}$ V<sub>in</sub> (0.8 or 2.0 V)  $V_{EE}$ Mode = 1

Figure 1. Differential Output Test

Figure 2. Single-Ended Output Test



#### NOTES:

- S.G. set to: f ≤ 1.0 MHz; duty cycle = 50%; t<sub>r</sub>, t<sub>f</sub>, ≤ 10 ns.
   t<sub>SK1</sub> = |t<sub>PDH</sub>-t<sub>PDL</sub>| for each driver.
   t<sub>SK2</sub> computed by subtracting the shortest t<sub>PDH</sub> from the longest t<sub>PDH</sub> of the 2 drivers within a package.
   t<sub>SK3</sub> computed by subtracting the shortest t<sub>PDL</sub> from the longest t<sub>PDL</sub> of the 2 drivers within a package.

Figure 3. Differential Mode Rise/Fall Time and Data Propagation Delay



#### NOTES:

- 1. S.G. set to:  $f \le 1.0$  MHz; duty cycle = 50%;  $t_f$ ,  $t_f$ ,  $\le 10$  ns. 2. Above tests conducted by monitoring output current levels.

Figure 4. Differential Mode Enable Timing



#### NOTES:

- 1. S.G. set to:  $f \le 100$  kHz; duty cycle = 50%;  $t_r$ ,  $t_f$ ,  $\le 10$  ns. 2.  $t_{SK4} = |t_{PDH} t_{PDL}|$  for each driver.
- t<sub>SK5</sub> computed by subtracting the shortest t<sub>PDH</sub> from the longest t<sub>PDH</sub> of the 4 drivers within a package.
   t<sub>SK6</sub> computed by subtracting the shortest t<sub>PDL</sub> from the longest t<sub>PDL</sub> of the 4 drivers within a package.

Figure 5. Single-Ended Mode Rise/Fall Time and Data Propagation Delay



Figure 6. Differential Output Voltage versus Load Current



Figure 7. Internal Bias Current versus Load Current



Figure 8. Short Circuit Current versus Output Voltage



(Pin numbers refer to SO-16 package only.)

Figure 9. Input Current versus Input Voltage



Figure 10. Output Voltage versus
Output Source Current



Figure 11. Output Voltage versus
Output Sink Current



Figure 12. Internal Positive Bias Current versus Load Current



Figure 13. Internal Negative Bias Current versus Load Current



Figure 14. Short Circuit Current versus Output Voltage



Figure 15. Short Circuit Current versus Temperature



Figure 16. Rise/Fall Time versus Capacitance

#### **APPLICATIONS INFORMATION**

(Pin numbers refer to SO-16 package only.)

#### Description

The MC26LS30 is a dual function line driver – it can be configured as two differential output drivers which comply with EIA–422–A Standard, or as four single–ended drivers which comply with EIA–423–A Standard. The mode of operation is selected with the Mode pin (Pin 4) and appropriate power supplies (see Table 1). Each of the four outputs is capable of sourcing and sinking 60 to 70 mA while providing sufficient voltage to ensure proper data transmission.

As differential drivers, data rates to 10 Mbaud can be transmitted over a twisted pair for a distance determined by the cable characteristics. EIA–422–A Standard provides guidelines for cable length versus data rate. The advantage of a differential (balanced) system over a single–ended system is greater noise immunity, common mode rejection, and higher data rates.

Where extraneous noise sources are not a problem, the MC26LS30 may be configured as four single–ended drivers transmitting data rates to 100 Kbaud. Crosstalk among wires within a cable is controlled by the use of the slew rate control pins on the MC26LS30.

#### **Mode Selection (Differential Mode)**

In this mode (Pins 4 and 8 at ground), only a +5.0 V supply  $\pm 5\%$  is required at  $V_{CC}$ . Pins 2 and 7 are the driver inputs, while Pins 10, 11, 14 and 15 are the outputs (see Block Diagram on page 1). The two outputs of a driver are always complementary and the differential voltage available at each pair of outputs is shown in Figure 6 for  $V_{CC} = 5.0$  V. The differential output voltage will vary directly with  $V_{CC}$ . A "high" output can only source current, while a "low" output can only sink current (except for short circuit current – see Figure 8).

The two outputs will be in a high impedance mode when the respective Enable input (Pin 3 or 6) is high, or if  $V_{CC} \le 1.1$  V. Output leakage current over a common mode range of  $\pm$  10 V is typically less than 1.0  $\mu$ A.

The outputs have short circuit current limiting, typically, less than 100~mA over a voltage range of 0~to +6.0 V (see Figure 8). Short circuits should not be allowed to last indefinitely as the IC may be damaged.

Pins 9, 12, 13 and 16 are not normally used when in this mode, and should be left open.

#### (Single-Ended Mode)

In this mode (Pin  $4 \ge 2.0$  V)  $V_{CC}$  requires +5.0 V, and  $V_{EE}$  requires -5.0 V, both  $\pm 5.0\%$ . Pins 2, 3, 6, and 7 are inputs for the four drivers, and Pins 15, 14, 11, and 10 (respectively) are the outputs. The four drivers are independent of each other, and each output will be at a positive or a negative voltage depending on its input state, the load current, and the supply voltage. Figures 10 & 11 indicate the high and low output voltages for  $V_{CC} = 5.0$  V, and  $V_{EE} = -5.0$  V. The graph

of Figure 10 will vary directly with  $V_{CC}$ , and the graph of Figure 11 will vary directly with  $V_{EE}$ . A "high" output can only source current, while a "low" output can only sink current (except short circuit current – see Figure 14).

The outputs will be in a high impedance mode only if  $V_{CC} \leq 1.1$  V. Changing  $V_{EE}$  to 0 V does not set the outputs to a high impedance mode. Leakage current over a common mode range of  $\pm 10$  V is typically less than  $1.0 \, \mu A$ .

The outputs have short circuit current limiting, typically less than 100 mA over a voltage range of  $\pm 6.0 \text{ V}$  (see Figure 14). Short circuits should not be allowed to last indefinitely as the IC may be damaged.

Capacitors connected between Pins 9, 12, 13, and 16 and their respective outputs will provide slew rate limiting of the output transition. Figure 16 indicates the required capacitor value to obtain a desired rise or fall time (measured between the 10% and 90% points). The positive and negative transition times will be within  $\approx \pm 5\%$  of each other. Each output may be set to a different slew rate if desired.

#### Inputs

The five inputs determine the state of the outputs in accordance with Table 1. All inputs (regardless of the operating mode) have a nominal threshold of +1.3 V, and their voltage must be kept within a range of 0 V to +15 V for proper operation. If an input is taken more than 0.3 V below ground, excessive currents will flow, and the proper operation of the drivers will be affected. An open pin is equivalent to a logic high, but good design practices dictate that inputs should never be left open. Unused inputs should be connected to ground. The characteristics of the inputs are shown in Figure 9.

#### **Power Supplies**

 $V_{CC}$  requires +5.0 V,  $\pm 5\%$ , regardless of the mode of operation. The supply current is determined by the IC's internal bias requirements and the total load current. The internally required current is a function of the load current and is shown in Figure 7 for the differential mode.

In the single–ended mode,  $V_{EE}$  must be  $-5.0~V, \pm 5\%$  in order to comply with EIA–423–A standards. Figures 12 and 13 indicate the internally required bias currents as a function of total load current (the sum of the four output loads). The discontinuity at 0 load current exists due to a change in bias current when the inputs are switched. The supply currents vary  $\approx \pm 2.0~mA$  as  $V_{CC}$  and  $V_{EE}$  are varied from |4.75 V| to |5.25 V|.

Sequencing of the supplies during power–up/power–down is not required.

Bypass capacitors (0.1  $\mu$ F minimum on each supply pin) are recommended to ensure proper operation. Capacitors reduce noise induced onto the supply lines by the switching action of the drivers, particularly where long P.C. board tracks are involved. Additionally, the capacitors help absorb

transients induced onto the drivers' outputs from the external cable (from ESD, motor noise, nearby computers, etc.).

#### **Operating Temperature Range**

The maximum ambient operating temperature, listed as +85°C, is actually a function of the system use (i.e., specifically how many drivers within a package are used) and at what current levels they are operating. The maximum power which may be dissipated within the package is determined by:

$$P_{Dmax} = \frac{T_{Jmax} - T_{A}}{R_{\theta,IA}}$$

where  $R_{\theta JA}$  = package thermal resistance which is typically:

120°C/W for the SOIC (D) package,

 $T_{Jmax} = max$ . allowable junction temperature (150°C)

 $T_A$  = ambient air temperature near the IC package.

#### 1) Differential Mode Power Dissipation

For the differential mode, the power dissipated within the package is calculated from:

$$PD = [(VCC - VOD) \times IO]$$
 (each driver) +  $(VCC \times IB)$ 

where:  $V_{CC}$  = the supply voltage

 $V_{OD}$  = is taken from Figure 6 for the known

value of IO

 $I_B$  = the internal bias current (Figure 7)

As indicated in the equation, the first term (in brackets) must be calculated and summed for each of the two drivers, while the last term is common to the entire package. Note that the term ( $V_{CC}$  – $V_{OD}$ ) is constant for a given value of  $I_O$  and does not vary with  $V_{CC}$ . For an application involving the following conditions:

 $T_A$  = +85°C,  $I_O$  = -60 mA (each driver),  $V_{CC}$  = 5.25 V, the suitability of the package types is calculated as follows.

The power dissipated is:

$$P_D = [3.0 \text{ V} \times 60 \text{ mA} \times 2] + (5.25 \text{ V} \times 18 \text{ mA})$$
  
 $P_D = 454 \text{ mW}$ 

The junction temperature calculates to:

$$T_J = 85^{\circ}C + (0.454 \text{ W} \times 120^{\circ}C/\text{W}) = 139^{\circ}C$$
 for the SOIC package.

Since the maximum allowable junction temperature is not exceeded in any of the above cases, either package can be used in this application.

#### 2) Single-Ended Mode Power Dissipation

For the single-ended mode, the power dissipated within the package is calculated from:

$$P_D = (I_{B+} \times V_{CC}) + (I_{B-} \times V_{EE}) + (I_{B+} \times V_{CC}) + (I_{B+} \times V_{EE}) + (I_{B+} \times V_{EE})$$

The above equation assumes  $I_O$  has the same magnitude for both output states, and makes use of the fact that the absolute value of the graphs of Figures 10 and 11 are nearly identical.  $I_{B^+}$  and  $I_{B^-}$  are obtained from the right half of Figures 12 and 13, and  $(V_{CC}-V_{OH})$  can be obtained from Figure 10. Note that the term  $(V_{CC}-V_{OH})$  is constant for a given value of  $I_O$  and does not vary with  $V_{CC}$ . For an application involving the following conditions:

 $T_A=+85^{\circ}C$ ,  $I_O=-60$  mA (each driver),  $V_{CC}=5.25$  V,  $V_{EE}=-5.25$  V, the suitability of the package types is calculated as follows.

The power dissipated is:

$$P_D = (24 \text{ mA} \times 5.25 \text{ V}) + (-3.0 \text{ mA} \times -5.25 \text{ V}) + [60 \text{ mA} \times 1.45 \text{ V} \times 4.0]$$
  
 $P_D = 490 \text{ mW}$ 

The junction temperature calculates to:

$$T_J = 85^{\circ}C + (0.490 \text{ W} \times 120^{\circ}C/\text{W}) = 144^{\circ}C$$
 for the SOIC package.

Since the maximum allowable junction temperature is not exceeded in any of the above cases, either package can be used in this application.

#### SYSTEM EXAMPLES

(Pin numbers refer to SO-16 package only.)

#### **Differential System**

An example of a typical EIA–422–A system is shown in Figure 17. Although EIA–422–A does not specifically address multiple driver situations, the MC26LS30 can be used in this manner since the outputs can be put into a high impedance mode. It is, however, the system designer's responsibility to ensure the Enable pins are properly controlled so as to prevent two drivers on the same cable from being "on" at the same time.

The limit on the number of receivers and drivers which may be connected on one system is determined by the input current of each receiver, the maximum leakage current of each "off" driver, and the DC current through each terminating resistor. The sum of these currents must not exceed the capability of the "on" driver (≈60 mA). If the cable is of any significant length, with receivers at various points along its length, the common mode voltage may vary along its length, and this parameter must be considered when calculating the maximum driver current.

The cable requirements are defined not only by the AC characteristics and the data rate, but also by the DC resistance. The maximum resistance must be such that the minimum voltage across any receiver inputs is never less than 200 mV.

The ground terminals of each driver and receiver in Figure 17 must be connected together by a dedicated wire (or the shield) in the cable to provide a common reference. Chassis grounds or power line grounds should not be relied on for this common connection as they may generate significant common mode differences. Additionally, they usually do not provide a sufficiently low impedance at the frequencies of interest.

#### Single-Ended System

An example of a typical EIA–423–A system is shown in Figure 18. Multiple drivers on a single data line are not possible since the drivers cannot be put into a high impedance mode. Although each driver is shown connected to a single receiver, multiple receivers can be driven from a single driver as long as the total load current of the receivers and the terminating resistor does not exceed the capability of the driver (≈60 mA). If the cable is of any significant length, with receivers at various points along its length, the common mode voltage may vary along its length, and this parameter must be considered when calculating the maximum driver current.

The cable requirements are defined not only by the AC characteristics and the data rate, but also by the DC resistance. The maximum resistance must be such that the

minimum voltage across any receiver inputs is never less than 200 mV.

The ground terminals of each driver and receiver in Figure 18 must be connected together by a dedicated wire (or the shield) in the cable so as to provide a common reference. Chassis grounds or power line grounds should not be relied on for this common connection as they may generate significant common mode differences. Additionally, they usually do not provide a sufficiently low impedance at the frequencies of interest.

#### **Additional Modes of Operation**

If compliance with EIA-422-A or EIA-423-A Standard is not required in a particular application, the MC26LS30 can be operated in two other modes.

1) The device may be operated in the differential mode (Pin 4=0) with  $V_{EE}$  connected to any voltage between ground and -5.25 V. Outputs in the low state will be referenced to  $V_{EE}$ , resulting in a differential output voltage greater than that shown in Figure 6. The Enable pins will operate the same as previously described.

2) The device may be operated in the single–ended mode (Pin 4 = 1) with  $V_{EE}$  connected to any voltage between ground and -5.25 V. Outputs in the high state will be at a voltage as shown in Figure 10, while outputs in a low state will be referenced to  $V_{EE}$ .

#### **Termination Resistors**

Transmission line theory states that, in order to preserve the shape and integrity of a waveform traveling along a cable, the cable must be terminated in an impedance equal to its characteristic impedance. In a system such as that depicted in Figure 17, in which data can travel in both directions, both physical ends of the cable must be terminated. Stubs leading to each receiver and driver should be as short as possible.

In a system such as that depicted in Figure 18, in which data normally travels in one direction only, a terminator is theoretically required only at the receiving end of the cable. However, if the cable is in a location where noise spikes of several volts can be induced onto it, then a terminator (preferably a series resistor) should be placed at the driver end to prevent damage to the driver.

Leaving off the terminations will generally result in reflections which can have amplitudes of several volts above  $V_{CC}$  or several volts below ground or  $V_{EE}$ . These overshoots/undershoots can disrupt the driver and/or receiver, create false data, and in some cases, damage components on the bus.



- 1. Terminating resistors  $R_{\mathsf{T}}$  should be located at the physical ends of the cable.

- Stubs should be as short as possible.
   Receivers = AM26LS32, MC3486, SN75173 or SN75175.
   Circuit grounds must be connected together through a dedicated wire.

Figure 17. EIA-422-A Example



Figure 18. EIA-423-A Example



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE DIMENSION AND POLITIAN OF THE ANSI'S Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.80   | 10.00  | 0.386 | 0.393 |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |
| С   | 1.35   | 1.75   | 0.054 | 0.068 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.40   | 1.25   | 0.016 | 0.049 |
| G   | 1.27   | BSC    | 0.050 | ) BSC |
| J   | 0.19   | 0.25   | 0.008 | 0.009 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| M   | 0°     | 7°     | 0°    | 7°    |
| P   | 5.80   | 6.20   | 0.229 | 0.244 |
| R   | 0.25   | 0.50   | 0.010 | 0.019 |

| STYLE 1: |               | STYLE 2: |               | STYLE 3: |                      | STYLE 4: |                |                |                         |
|----------|---------------|----------|---------------|----------|----------------------|----------|----------------|----------------|-------------------------|
| PIN 1.   |               | PIN 1.   |               | PIN 1.   | COLLECTOR, DYE #1    | PIN 1.   | COLLECTOR, DYE | #1             |                         |
| 2.       |               |          | ANODE         | 2.       | BASE, #1             | 2.       | COLLECTOR, #1  |                |                         |
| 3.       | EMITTER       | 3.       | NO CONNECTION | 3.       | EMITTER, #1          | 3.       | COLLECTOR, #2  |                |                         |
| 4.       | NO CONNECTION | 4.       | CATHODE       | 4.       | COLLECTOR, #1        | 4.       | COLLECTOR, #2  |                |                         |
| 5.       | EMITTER       | 5.       | CATHODE       | 5.       | COLLECTOR, #2        | 5.       | COLLECTOR, #3  |                |                         |
| 6.       | BASE          | 6.       | NO CONNECTION | 6.       | BASE, #2             | 6.       | COLLECTOR, #3  |                |                         |
| 7.       | COLLECTOR     | 7.       | ANODE         | 7.       | EMITTER, #2          | 7.       | COLLECTOR, #4  |                |                         |
| 8.       | COLLECTOR     |          |               | 8.       | COLLECTOR, #2        | 8.       | COLLECTOR, #4  |                |                         |
| 9.       | BASE          |          | CATHODE       | 9.       | COLLECTOR, #3        | 9.       | BASE, #4       |                |                         |
| 10.      | EMITTER       | 10.      | ANODE         | 10.      | BASE, #3             | 10.      | EMITTER, #4    |                |                         |
| 11.      | NO CONNECTION | 11.      |               | 11.      | EMITTER, #3          | 11.      | BASE, #3       |                |                         |
| 12.      | EMITTER       |          | CATHODE       | 12.      |                      | 12.      |                |                |                         |
| 13.      | BASE          |          | CATHODE       | 13.      | COLLECTOR, #4        | 13.      | BASE, #2       | SOI DEDING     | FOOTPRINT               |
| 14.      |               |          | NO CONNECTION | 14.      | BASE, #4             | 14.      | EMITTER, #2    | SOLDERING      | FOOTFRINT               |
| 15.      | EMITTER       |          | ANODE         | 15.      | EMITTER, #4          | 15.      | BASE, #1       | 8              | ЗX                      |
| 16.      | COLLECTOR     | 16.      | CATHODE       | 16.      | COLLECTOR, #4        | 16.      | EMITTER, #1    | <b>-</b> 6     | .40 ────                |
|          |               |          |               |          |                      |          |                | -              | -                       |
| STYLE 5: |               | STYLE 6: |               | STYLE 7: |                      |          |                |                | 16X 1.12 <              |
| PIN 1.   | DRAIN, DYE #1 |          | CATHODE       | PIN 1.   | SOURCE N-CH          |          |                |                | ,                       |
| 2.       | DRAIN, #1     |          | CATHODE       | 2.       | COMMON DRAIN (OUTPUT | )        |                | . 🗀 1          | 16                      |
| 3.       | DRAIN, #2     |          | CATHODE       | 3.       | COMMON DRAIN (OUTPUT |          |                | <b>,</b>       | '' 🖳                    |
| 4.       | DRAIN, #2     | 4.       | CATHODE       | 4.       | GATE P-CH            | ,        |                |                |                         |
| 5.       | DRAIN, #3     | 5.       | CATHODE       | 5.       | COMMON DRAIN (OUTPUT | )        | 16             | 5X <b>T</b>    |                         |
| 6.       | DRAIN, #3     | 6.       | CATHODE       | 6.       | COMMON DRAIN (OUTPUT |          | 0.5            |                | ' <u> </u>              |
| 7.       | DRAIN, #4     | 7.       | CATHODE       | 7.       | COMMON DRAIN (OUTPUT |          | 0.0            |                |                         |
| 8.       | DRAIN, #4     | 8.       | CATHODE       | 8.       | SOURCE P-CH          | ,        |                |                |                         |
| 9.       | GATE, #4      | 9.       | ANODE         | 9.       | SOURCE P-CH          |          |                |                |                         |
| 10.      | SOURCE, #4    | 10.      | ANODE         | 10.      | COMMON DRAIN (OUTPUT | )        |                |                |                         |
| 11.      | GATE, #3      | 11.      | ANODE         | 11.      | COMMON DRAIN (OUTPUT |          |                |                |                         |
| 12.      | SOURCE, #3    | 12.      | ANODE         | 12.      | COMMON DRAIN (OUTPUT |          |                |                |                         |
| 13.      | GATE, #2      | 13.      | ANODE         | 13.      | GATE N-CH            | ,        |                |                | ¦                       |
| 14.      | SOURCE, #2    | 14.      | ANODE         | 14.      | COMMON DRAIN (OUTPUT | )        |                |                | ↓ PITCH                 |
| 15.      | GATE, #1      | 15.      | ANODE         | 15.      | COMMON DRAIN (OUTPUT |          |                |                | <u>+-+</u>              |
| 16.      | SOURCE, #1    | 16.      | ANODE         | 16.      | SOURCE N-CH          | ,        |                |                |                         |
|          | •             |          |               |          |                      |          |                | □ <sub>8</sub> | 9 + - + -               |
|          |               |          |               |          |                      |          |                | •              | ,                       |
|          |               |          |               |          |                      |          |                |                | BINENIOLONIO MILLINETTE |
|          |               |          |               |          |                      |          |                |                | DIMENSIONS: MILLIMETERS |

| DOCUMENT NUMBER: | 98ASB42566B | Electronic versions are uncontrolled except when accessed directly from the Document Reposit<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |  |  |
|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                                                 | PAGE 1 OF 1 |  |  |  |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer p

### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com

TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative

onsemi Website: www.onsemi.com