# **3.3 V ECL 1:5 Clock Distribution Chip**

#### Description

The MC100LVEL14 is a low skew 1:5 clock distribution chip designed explicitly for low skew clock distribution applications. The device can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. The LVEL14 is functionally and pin compatible with the EL14 but is designed to operate in ECL or PECL mode for a voltage supply range of -3.0 V to -3.8 V ( or 3.0 V to 3.8 V).

The LVEL14 features a multiplexed clock input to allow for the distribution of a lower speed scan or test clock along with the high speed system clock. When LOW (or left open and pulled LOW by the input pulldown resistor) the SEL pin will select the differential clock input.

The common enable  $(\overline{\text{EN}})$  is synchronous so that the outputs will only be enabled/disabled when they are already in the LOW state. This avoids any chance of generating a runt clock pulse when the device is enabled/disabled as can happen with an asynchronous control. The internal flip flop is clocked on the falling edge of the input clock, therefore all associated specification limits are referenced to the negative edge of the clock input.

The V<sub>BB</sub> pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to V<sub>BB</sub> as a switching reference voltage. V<sub>BB</sub> may also rebias AC coupled inputs. When used, decouple V<sub>BB</sub> and V<sub>CC</sub> via a 0.01  $\mu$ F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, V<sub>BB</sub> should be left open.

#### Features

- 50 ps Output-to-Output Skew
- Synchronous Enable/Disable
- Multiplexed Clock Input
- ESD Protection: Human Body Model > 2 kV
- The 100 Series Contains Temperature Compensation
- PECL Mode Operating Range: V<sub>CC</sub> = 3.0 V to 3.8 V with V<sub>EE</sub> = 0 V
- NECL Mode Operating Range:
  V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -3.0 V to -3.8 V
- Internal Input Pulldown Resistors on CLK
- Q Output will Default LOW with Inputs Open or at  $V_{EE}$
- Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test
- Moisture Sensitivity: Level 3 (Pb-Free)
- Flammability Rating: UL 94 V-0 @ 0.125 in, Oxygen Index: 28 to 34
- Transistor Count = 303 Devices
- These Devices are Pb-Free, Halogen Free and are RoHS Compliant



## **ON Semiconductor®**

www.onsemi.com



SOIC-20 WB DW SUFFIX CASE 751D-05



### **ORDERING INFORMATION**

| Device           | Package                 | Shipping†        |
|------------------|-------------------------|------------------|
| MC100LVEL14DWG   | SOIC-20 WB<br>(Pb-Free) | 38 Units / Tube  |
| MC100LVEL14DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000 Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <u>BRD8011/D</u>.



Warning: All  $V_{CC}$  and  $V_{EE}$  pins must be externally connected to Power Supply to guarantee proper operation.

#### Figure 1. Pinout (Top View) and Logic Diagram

#### **Table 1. PIN DESCRIPTION**

| PIN                           | FUNCTION                 |
|-------------------------------|--------------------------|
| CLK, CLK                      | ECL Diff Clock Inputs    |
| SCLK                          | ECL Scan Clock Input     |
| EN                            | ECL Sync Enable          |
| SEL                           | ECL Clock Select Input   |
| $Q_{0-4,} \overline{Q_{0-4}}$ | ECL Diff Clock Outputs   |
| V <sub>BB</sub>               | Reference Voltage Output |
| V <sub>CC</sub>               | Positive Supply          |
| V <sub>EE</sub>               | Negative Supply          |
| NC                            | No Connect               |

#### **Table 2. FUNCTION TABLE**

| CLK | SCLK | SEL | EN | Q  |
|-----|------|-----|----|----|
| L   | Х    | L   | L  | L  |
| Н   | Х    | L   | L  | Н  |
| Х   | L    | Н   | L  | L  |
| Х   | Н    | Н   | L  | Н  |
| Х   | Х    | Х   | Н  | L* |

\*On next negative transition of CLK or SCLK X = Don't Care

| Symbol           | Parameter                                          | Condition 1                                    | Condition 2                                                       | Rating            | Unit |
|------------------|----------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|-------------------|------|
| V <sub>CC</sub>  | PECL Mode Power Supply                             | V <sub>EE</sub> = 0 V                          |                                                                   | 8 to 0            | V    |
| $V_{EE}$         | NECL Mode Power Supply                             | V <sub>CC</sub> = 0 V                          |                                                                   | –8 to 0           | V    |
| VI               | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $\begin{array}{l} V_I \leq V_{CC} \\ V_I \geq V_{EE} \end{array}$ | 6 to 0<br>–6 to 0 | V    |
| l <sub>out</sub> | Output Current                                     | Continuous<br>Surge                            |                                                                   | 50<br>100         | mA   |
| I <sub>BB</sub>  | V <sub>BB</sub> Sink/Source                        |                                                |                                                                   | ±0.5              | mA   |
| T <sub>A</sub>   | Operating Temperature Range                        |                                                |                                                                   | -40 to +85        | °C   |
| T <sub>stg</sub> | Storage Temperature Range                          |                                                |                                                                   | −65 to +150       | °C   |
| $\theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)           | 0 lfpm<br>500 lfpm                             | SOIC-20 WB<br>SOIC-20 WB                                          | 90<br>60          | °C/W |
| $\theta_{JC}$    | Thermal Resistance (Junction-to-Case)              | Standard Board                                 | SOIC-20 WB                                                        | 30 to 35          | °C/W |
| T <sub>sol</sub> | Wave Solder                                        | < 2 to 3 sec @ 260°C                           |                                                                   | 265               | °C   |

### **Table 3. MAXIMUM RATINGS**

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

|                 |                                                                                                                                                                                                             |             | -40°C |            | 25°C        |      |            | 85°C        |      |            | T    |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|------------|-------------|------|------------|-------------|------|------------|------|
| Symbol          | Characteristic                                                                                                                                                                                              | Min         | Тур   | Max        | Min         | Тур  | Max        | Min         | Тур  | Max        | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                                                                                                        |             | 32    | 40         |             | 32   | 40         |             | 34   | 42         | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                                                                                                                | 2215        | 2295  | 2420       | 2275        | 2345 | 2420       | 2275        | 2345 | 2420       | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                                                                                                                 | 1470        | 1605  | 1745       | 1490        | 1595 | 1680       | 1490        | 1595 | 1680       | mV   |
| VIH             | Input HIGH Voltage (Single-Ended)                                                                                                                                                                           | 2135        |       | 2420       | 2135        |      | 2420       | 2135        |      | 2420       | mV   |
| VIL             | Input LOW Voltage (Single-Ended)                                                                                                                                                                            | 1490        |       | 1825       | 1490        |      | 1825       | 1490        |      | 1825       | mV   |
| $V_{BB}$        | Output Voltage Reference                                                                                                                                                                                    | 1.92        |       | 2.04       | 1.92        |      | 2.04       | 1.92        |      | 2.04       | V    |
| VIHCMR          | $\begin{array}{l} \mbox{Input HIGH Voltage Common Mode} \\ \mbox{Range (Differential Configuration)} \\ \mbox{(Note 3)} \\ \mbox{V}_{PP} < 500 \mbox{ mV} \\ \mbox{V}_{PP} \geq 500 \mbox{ mV} \end{array}$ | 1.3<br>1.5  |       | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | 1.2<br>1.4  |      | 2.9<br>2.9 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                                                                                                          |             |       | 150        |             |      | 150        |             |      | 150        | μA   |
| Ι <sub>ΙL</sub> | Input LOW Current<br>Others<br>CLK                                                                                                                                                                          | 0.5<br>-300 |       |            | 0.5<br>-300 |      |            | 0.5<br>-300 |      |            | μΑ   |

#### Table 4. LVPECL DC CHARACTERISTICS (V<sub>CC</sub> = 3.3 V; V<sub>FF</sub> = 0 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with  $V_{CC}$ .  $V_{EE}$  can vary ±0.3 V. 2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input risks of the differential risks of the differential input risks of the differential risks of the difference risks of the difference risks of the differential risks of the difference risks of t signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between VPPmin and 1.0 V.

|                 |                                                                                                                                          | –40°C        |       | 25°C         |              |       |              |              |       |              |      |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------|--------------|--------------|-------|--------------|--------------|-------|--------------|------|
| Symbol          | Characteristic                                                                                                                           | Min          | Тур   | Max          | Min          | Тур   | Max          | Min          | Тур   | Max          | Unit |
| I <sub>EE</sub> | Power Supply Current                                                                                                                     |              | 32    | 40           |              | 32    | 40           |              | 34    | 42           | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 2)                                                                                                             | -1085        | -1005 | -880         | -1025        | -955  | -880         | -1025        | -955  | -880         | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 2)                                                                                                              | -1830        | -1695 | -1555        | -1810        | -1705 | -1620        | -1810        | -1705 | -1620        | mV   |
| V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)                                                                                                        | -1165        |       | -880         | -1165        |       | -880         | -1165        |       | -880         | mV   |
| V <sub>IL</sub> | Input LOW Voltage (Single-Ended)                                                                                                         | -1810        |       | -1475        | -1810        |       | -1475        | -1810        |       | -1475        | mV   |
| V <sub>BB</sub> | Output Voltage Reference                                                                                                                 | -1.38        |       | -1.26        | -1.38        |       | -1.26        | -1.38        |       | -1.26        | V    |
| VIHCMR          | Input HIGH Voltage Common Mode<br>Range (Differential Configuration)<br>(Note 3)<br>V <sub>PP</sub> < 500 mV<br>V <sub>PP</sub> ≥ 500 mV | -2.0<br>-1.8 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | -2.1<br>-1.9 |       | -0.4<br>-0.4 | V    |
| I <sub>IH</sub> | Input HIGH Current                                                                                                                       |              |       | 150          |              |       | 150          |              |       | 150          | μA   |
| IIL             | Input LOW Current<br>Others<br>CLK                                                                                                       | 0.5<br>-300  |       |              | 0.5<br>-300  |       |              | 0.5<br>-300  |       |              | μΑ   |

#### Table 5. LVNECL DC CHARACTERISTICS (V<sub>CC</sub> = 0.0 V; V<sub>EE</sub> = -3.3 V (Note 1))

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary  $\pm 0.3$  V.

2. Outputs are terminated through a 50  $\Omega$  resistor to  $V_{CC}$  – 2.0 V. 3.  $V_{IHCMR}$  min varies 1:1 with  $V_{EE}$ , max varies 1:1 with  $V_{CC}$ . The  $V_{IHCMR}$  range is referenced to the most positive side of the differential input signal. Normal operation is obtained if the HIGH level falls within the specified range and the peak-to-peak voltage lies between V<sub>PP</sub>min and 1.0 V.

|                                      |                                                          |                   | –40°C |                   |                   | 25°C              |                   |                   | 85°C |                   |      |
|--------------------------------------|----------------------------------------------------------|-------------------|-------|-------------------|-------------------|-------------------|-------------------|-------------------|------|-------------------|------|
| Symbol                               | Characteristic                                           | Min               | Тур   | Max               | Min               | Тур               | Max               | Min               | Тур  | Max               | Unit |
| f <sub>max</sub>                     | Maximum Toggle Frequency (Figure 2)                      |                   | > 1   |                   |                   | > 1               |                   |                   | > 1  |                   | GHz  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Prop CLK to Q (Diff)<br>Delay CLK to Q (SE)<br>SCLK to Q | 520<br>470<br>470 |       | 720<br>770<br>770 | 580<br>530<br>530 | 680<br>680<br>680 | 780<br>830<br>830 | 630<br>580<br>580 |      | 830<br>880<br>880 | ps   |
| t <sub>SKEW</sub>                    | Part-to-Part Skew<br>Within-Device Skew (Note 2)         |                   |       | 200<br>50         |                   |                   | 200<br>50         |                   |      | 200<br>50         | ps   |
| t <sub>JITTER</sub>                  | Random Clock Jitter (RMS) @ 1 Ghz<br>(Figure 2)          |                   | 0.2   | < 1               |                   | 0.2               | < 1               |                   | 0.2  | < 1               | ps   |
| t <sub>S</sub>                       | Setup Time EN                                            | 0                 | -95   |                   | 0                 | -110              |                   | 0                 | -125 |                   | ps   |
| t <sub>H</sub>                       | Hold Time EN                                             | 250               | 150   |                   | 250               | 160               |                   | 250               | 175  |                   | ps   |
| V <sub>PP</sub>                      | Input Swing CLK (Note 3)                                 | 150               |       | 1000              | 150               |                   | 1000              | 150               |      | 1000              | mV   |
| t <sub>r</sub><br>t <sub>f</sub>     | Output Rise/Fall Times Q (20%-80%)                       | 230               |       | 500               | 230               |                   | 500               | 230               |      | 500               | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

1. V<sub>EE</sub> can vary  $\pm 0.3$  V.

2. Skews are specified for identical LOW-to-HIGH or HIGH-to-LOW transitions.

3. V<sub>PP</sub>(min) is minimum input swing for which AC parameters guaranteed.



Figure 2. F<sub>max</sub>/Jitter



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note <u>AND8020/D</u> – Termination of ECL Logic Devices)

#### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | - | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |

ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

т



SOIC-20 WB CASE 751D-05

\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

DATE 22 APR 2015

DUSEM

- 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES
- PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
- DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL

|     | MILLIN | IETERS |
|-----|--------|--------|
| DIM | MIN    | MAX    |
| Α   | 2.35   | 2.65   |
| A1  | 0.10   | 0.25   |
| b   | 0.35   | 0.49   |
| C   | 0.23   | 0.32   |
| D   | 12.65  | 12.95  |
| E   | 7.40   | 7.60   |
| е   | 1.27   | BSC    |
| Н   | 10.05  | 10.55  |
| h   | 0.25   | 0.75   |
| L   | 0.50   | 0.90   |
| θ   | 0 °    | 7 °    |

GENERIC **MARKING DIAGRAM\*** 



= Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER:                                                                     | 98ASB42343B Electronic versions are uncontrolled except when accessed directly from the Document Repo<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |                                                                                                                                                                                                                                                                                                                |                           |  |  |  |
|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|
| DESCRIPTION:                                                                         | SOIC-20 WB                                                                                                                                                                               | PAGE 1 OF 1                                                                                                                                                                                                                                                                                                    |                           |  |  |  |
| the right to make changes without furth<br>purpose, nor does <b>onsemi</b> assume an | er notice to any products herein. <b>onsemi</b> make<br>ny liability arising out of the application or use                                                                               | LLC dba <b>onsemi</b> or its subsidiaries in the United States and/or other cour<br>es no warranty, representation or guarantee regarding the suitability of its pr<br>of any product or circuit, and specifically disclaims any and all liability, inc<br>e under its patent rights nor the rights of others. | oducts for any particular |  |  |  |

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative

 $\Diamond$